# 

# UCC1919 UCC2919 UCC3919

PRELIMINARY

# 3V to 8V Hot Swap Power Manager

#### **FEATURES**

- Precision Fault Threshold
- Charge Pump for Low RDSON High Side Drive
- Differential Sense Inputs
- Programmable Average Power Limiting
- Programmable Linear Current Control
- Programmable Fault Time
- Fault Output Indicator
- Manual and Automatic Reset Modes
- Shutdown Control
- Undervoltage Lockout
- Electronic Circuit Breaker Function

#### DESCRIPTION

The UCC3919 family of Hot Swap Power Managers provide complete power management, hot swap, and fault handling capability. The IC's include an on board charge pump to ensure low RDSON high side drive. The UCC3919 features a duty ratio current limiting technique, which provides peak load capability while limiting the average power dissipation of the external pass transistor during fault conditions. The UCC3919 has two reset modes, selected with the TTL/CMOS compatible L/R pin. In one mode, when a fault occurs the IC repeatedly tries to reset itself at a user defined rate, with user defined maximum output current and pass transistor power dissipation. In the other mode the output latches off and stays off until either the L/R pin is reset or the shutdown pin is toggled. The on board charge pump circuit provides the necessary gate voltage for an external power FET.



## **BLOCK DIAGRAM**

#### **ABSOLUTE MAXIMUM RATINGS**

| VDD                                        |                 |
|--------------------------------------------|-----------------|
| Pin Voltage (All pins except CAP and GATE) |                 |
| Pin Voltage (CAP and GATE)                 |                 |
| PL Current                                 | 0.5mA to –10mA  |
| IBIAS Current                              | 0mA to 3mA      |
| Storage Temperature                        |                 |
| Junction Temperature                       | –55°C to +150°C |
| Lead Temperature (Soldering, 10sec.)       | +300°C          |

*Currents are positive into, negative out of the specified terminal. Consult Packaging Section of Databook for thermal limitations and considerations of package.* 

#### **CONNECTION DIAGRAM**





**ELECTRICAL CHARACTERISTICS:** Unless otherwise specified, VDD = 5V, TA =  $0^{\circ}$ C to 70°C for the UCC3919, -40°C to 85° for the UCC2919 and -55°C to 125°C for the UCC1919. All voltages are with respect to GND. TA = TJ.

| PARAMETER                       | TEST CONDITIONS                         | MIN  | TYP  | MAX  | UNITS |
|---------------------------------|-----------------------------------------|------|------|------|-------|
| Input Supply                    |                                         |      |      |      |       |
| Supply Current                  | VDD = 3V                                |      | 0.5  | 1    | mA    |
|                                 | VDD = 8V                                |      | 1    | 1.5  | mA    |
| Shutdown Current                | SD = 0.2V                               |      | 1    | 5    | μA    |
| Undervoltage Lockout            |                                         |      |      |      |       |
| Minimum Voltage to Start        |                                         | 2.5  | 2.75 | 3    | V     |
| Minimum Voltage after Start     |                                         | 2    | 2.25 | 2.5  | V     |
| Hysteresis                      |                                         | 0.25 | 0.5  | 0.75 | V     |
| IBIAS                           |                                         |      |      |      |       |
| Output Voltage (IOUT = 1mA)     | 25°C, referred to CS+                   | 1.47 | 1.5  | 1.53 | V     |
|                                 | Over Temperature Range, referred to CS+ | 1.44 | 1.5  | 1.56 | V     |
| Maximum Output Current          |                                         | 1    | 2    |      | mA    |
| Maximum Bypass Capacitance      |                                         |      |      | 2    | nF    |
| Current Sense                   |                                         |      |      |      |       |
| Over Current Comparator Offset  | Referred to CS+                         | -55  | -50  | -45  | mV    |
| Linear Current Amplifier Offset | VIMAX = 100mV, Referred to CS+          | -120 | -100 | -80  | mV    |
|                                 | VIMAX = 400mV, Referred to CS+          | -440 | -400 | -360 | mV    |
| Overload Comparator Offset      | VIMAX = 100mV, Referred to CS+          | -360 | -300 | -240 | mV    |
| CS- Input Voltage Range         | Referred to VDD, $3V \le VDD \le 8V$    | -1.5 |      | 0.2  | V     |
| CS+ Input Voltage Range         | Referred to VDD, $3V \le VDD \le 8V$    | 0    |      | 0.2  | V     |
| Input Bias Current CS-          |                                         |      | 1    | 5    | μA    |
| Input Bias Current CS+          |                                         |      | 100  | 200  | μΑ    |

**ELECTRICAL CHARACTERISTICS (cont.):** Unless otherwise specified, VDD = 5V, TA = 0°C to 70°C for the UCC3919, -40°C to 85° for the UCC2919 and -55°C to 125°C for the UCC1919. All voltages are with respect to GND. TA = TJ.

| PARAMETER                       | TEST CONDITIONS                      | MIN   | TYP   | MAX   | UNITS |  |  |
|---------------------------------|--------------------------------------|-------|-------|-------|-------|--|--|
| Current Fault Timer             |                                      |       |       |       |       |  |  |
| CT Charge Current               | VCT = 1V                             | -56   | -35   | -16   | μA    |  |  |
| CT Discharge Current            | VCT = 1V                             | 0.5   | 1.2   | 1.9   | μA    |  |  |
| On Time Duty Cycle in Fault     | IPL = 0                              | 2     | 3.3   | 5     | %     |  |  |
| CT Fault Threshold              |                                      | 1.3   | 1.5   | 1.7   | V     |  |  |
| CT Reset Threshold              |                                      | 0.4   | 0.5   | 0.6   | V     |  |  |
| IMAX                            |                                      |       |       |       |       |  |  |
| Input Bias Current              |                                      | 10    | 16    | 22    | μA    |  |  |
| Power Limiting Section          |                                      |       |       |       |       |  |  |
| Voltage on PL                   | IPL = $-250\mu$ A, Referred to VDD   | -0.10 | -0.15 | -0.25 | V     |  |  |
|                                 | IPL = $-1.5$ mA, Referred to VDD     | -0.5  | -0.9  | -1.5  | V     |  |  |
| On Time Duty Cycle in Fault     | $IPL = 0\mu A$                       | 2     | 3.3   | 5     | %     |  |  |
|                                 | IPL = -250µA                         | 0.5   | 1     | 2     | %     |  |  |
|                                 | IPL = -1.5mA                         | 0.05  | 0.1   | 0.2   | %     |  |  |
| SD and L/R Inputs               |                                      |       |       |       |       |  |  |
| Input Voltage Low               |                                      |       |       | 0.8   | V     |  |  |
| Input Voltage High              |                                      | 2     |       |       | V     |  |  |
| FLT Output                      |                                      |       |       |       |       |  |  |
| Output Leakage Current          | VDD = 5V                             |       |       | 10    | μA    |  |  |
| Output Low Voltage              | IOUT = 10mA                          |       |       | 1     | V     |  |  |
| FET GATE Driver and Charge Pump |                                      |       |       |       |       |  |  |
| Peak Output Current             |                                      | -2    | -1.5  | -1    | mA    |  |  |
| Peak Sink Current               |                                      |       | 100   |       | mA    |  |  |
| On Time During Fault            |                                      |       | 200   |       | nS    |  |  |
| Maximum Output Voltage          | VDD = $3V$ , Average IOUT = $1\mu A$ | 10    | 11    | 11.5  | V     |  |  |
|                                 | VDD = 8V, Average IOUT = $1\mu A$    | 13    | 14    | 15    | V     |  |  |
| Charge Pump Source Impedance    | VDD = 5V, Average IOUT = $1\mu A$    |       | 80    |       | kΩ    |  |  |

#### **PIN DESCRIPTIONS**

**CAP:** A capacitor is placed from this pin to ground to filter the output of the on board charge pump. A  $0.1\mu$ F capacitor is recommended .

**CS-:** The negative current sense input signal.

**CS+:** The positive current sense input signal.

**CT:** Input to the duty cycle timer. A capacitor is connected from this pin to ground, setting the off time and the maximum on time of the overcurrent protection circuits.

**FLT:** Fault indicator. This open drain output will pull low under any fault condition where the output driver is disabled. This output is disabled when the IC is in low current standby mode.

**GATE:** The output of the MOSFET driver. This pin drives the gate of an N-channel MOSFET pass transistor. The error amplifier/driver control loop is internally compensated, and guaranteed stable for output load (gate) capacitance between 100pF and 10nF.

GND: The ground reference for the device.

**IBIAS:** Output of the on board bias generator internally regulated to 1.5V below CS+. A resistor divider between this pin and CS+ can be used to generate the IMAX voltage. The bias circuit is internally compensated, and requires no bypass capacitance. If an external bypass is required due to a noisy environment, the circuit will be stable with up to 1nF of capacitance. The bypass must be to CS+, since the bias voltage is generated with respect to CS+.

**IMAX:** Used to program the maximum allowable sourcing current. The voltage on this pin is with respect to CS+. If the voltage across the shunt resistor exceeds this voltage a linear amplifier lowers the voltage at GATE to limit the output current to this level. If the voltage across the shunt resistor goes more than 200mV beyond this voltage, the gate drive pin GATE is immediately driven low and kept low for one full off time interval.

#### **PIN DESCRIPTIONS (cont.)**

**L/R:** Latch/Reset. This pin sets the reset mode. If L/R is low and a fault occurs the device will begin duty ratio current limiting. If L/R is high and a fault occurs, GATE will go low and stay low until L/R is set low. This pin is internally pulled low by a  $3\mu$ A nominal pulldown.

**PL:** Power Limit. This pin is used to control average power dissipation in the external MOSFET. If a resistor is connected from this pin to the source of the external MOSFET, the current in the resistor will be roughly proportional to the voltage across the FET. As the voltage across the FET increases, this current is added to the fault timer charge current, reducing the on time duty cycle from its nominal value of 3% and limiting the average power dissipation in the FET.

**SD:** Shutdown pin. If this pin is taken low, GATE will go low, and the IC will go into a low current standby mode and CT will be discharged. This TTL compatible input must be driven high to turn on.

#### **Shutdown Characteristics**

When the SD pin is set to TTL high (above 2V) the UCC3919 is guaranteed to be enabled. When SD is set to

#### **APPLICATION INFORMATION**

The UCC3919 monitors the voltage drop across a high side sense resistor and compares it against three different voltage thresholds. These are discussed below. Figure 1 shows the UCC3919 waveforms under fault conditions.

#### **Fault Threshold**

The first threshold is fixed at 50mV. If the current is high enough such that the voltage on CS- is 50mV below CS+, the timing capacitor CT begins to charge at about  $35\mu$ A if the PL pin is open. (Power limiting will be discussed later). If this threshold is exceeded long enough for CT to charge to 1.5V, a fault is declared and the external MOSFET will be turned off. It will either be latched off (until the power to the circuit is cycled, the L/R pin is taken low, or the SD pin is toggled), or will retry after a fixed off time (when CT has discharged to 0.5V), depending on whether the L/R pin is set high or low by the user. The equation for this current threshold is simply:

$$\mathsf{I}_{\mathsf{FAULT}} = \frac{0.05}{\mathsf{R}_{\mathsf{SENSE}}} \tag{1}$$

The first time a fault occurs, CT is at ground, and must charge 1.5V. Therefore:

$$t_{FAULT} = t_{ONsec} \cong \frac{C_{T}(\mu F) \bullet 1.5}{35}$$
(2)

a low TTL (below 0.8V) the UCC3919 is guaranteed to be disabled, but may not be in ultra low current sleep mode. When SD is set to 0.2V or less, the UCC3919 is guaranteed to be disabled and in ultra low current sleep mode.



Figure 5. Typical Shutdown Current

**VDD:** The power connection for the device.

In the retry mode, the timing capacitor will already be charged to 0.5V at the end of the off time, so all subsequent cycles will have a shorter ton time, given by:

$$t_{FAULT} = t_{ONSec} \cong \frac{C_T(\mu F)}{35}$$
 (3)

Note that these equations for ton are without the power limiting feature (RPL pin open). The effects of power limiting on ton will be discussed later.

The off time in the retry mode is set by CT and an internal  $1.2\mu A$  sink current. It is the time it takes CT to discharge from 1.5V to 0.5V. The equation for the off time is therefore:

$$t_{OFFsec} = \frac{C_{T}(\mu F)}{1.2}$$
(4)

#### **IMAX** Threshold

The second threshold is programmed by the voltage on IMAX (measured with respect to the CS+ pin). This controls the maximum current, IMAX, that the UCC3919 will allow to flow into the load during the MOSFET on time. A resistive divider connected between IBIAS and CS+ generates the programming voltage. When the drop across the sense resistor reaches this voltage, a linear amplifier reduces the voltage on GATE to control the external MOSFET in a constant current mode.

#### **APPLICATION INFORMATION (cont.)**



**to:** Normal condition - Output current is nominal, output voltage is at positive rail, VCC.

t1: Fault control reached - Output current rises above the programmed fault value, CT begins to charge with  $35\mu A$  + IPL.

**t2:** Maximum current reached - Output current reaches the programmed maximum level and becomes a constant current with value IMAX.

t3: Fault occurs - CT has charged to 1.5V, fault output goes low, the FET turns off allowing no output current to

flow, VOUT discharges to GND.

**t4:** Retry - CT has discharged to 0.5V, but fault current is still exceeded, CT begins charging again, FET is on, VOUT increases.

**t3 to t5:** Illustrates <3% duty cycle depending upon RPL selected.

#### t6 = t4

**t7:** Fault released, normal condition - return to normal operation of the circuit breaker.

#### Figure 1. Typical Timing Diagram

#### **APPLICATION INFORMATION (cont.)**

During this time CT is charging, as described above. If this condition lasts long enough for CT to charge to 1.5V, a fault will be declared and the MOSFET will be turned off. The IMAX current is calculated as follows:

$$I_{MAX} = \frac{V_{CS^+} - V_{IMAX}}{R_{SENSE}}$$
(5)

Note that if the voltage on the IMAX pin is programmed to be less than 50mV below CS+, then the UC3919 will control the MOSFET in a constant current mode all the time. No fault will be declared and the MOSFET will remain on because IMAX is less than IFAULT.

#### **Overload Threshold**

There is a third threshold which, if exceeded, will declare a fault and shutdown the external MOSFET immediately. without waiting for CT to charge. This "Overload" threshold is 200mV greater than the IMAX threshold (again, this is with respect to CS+). This feature protects the circuit in the event that the external MOSFET is on, with a load current below IMAX, and a short is quickly applied across the output. This allows hot-swapping in cases where the UCC3919 is already powered up (on the backplane) and capacitors are added across the output bus. In this case, the load current could rise too quickly for the linear amplifier to reduce the voltage on GATE and limit the current to IMAX. If the overload threshold is reached, the MOSFET will be turned off quickly and a fault declared. A latch is set so that CT can be charged, guaranteeing that the MOSFET will remain off for the same period as defined above before retrying. The overload current is:

$$IOVERLOAD = \frac{V_{CS+} - V_{IMAX} + 0.2}{R_{SENSE}} = I_{MAX} + \frac{0.2}{R_{SENSE}}$$
(6)

Note that IOVERLOAD may be much greater than IMAX, depending on the value of RSENSE.

#### **Power Limiting**

A power limiting feature is included which allows the power dissipated in the external MOSFET to be held relatively constant during a short, for different values of input voltage. This is accomplished by connecting a resistor from the output (source of the external MOSFET) to PL. When the output voltage drops due to a short or overload, an internal bias current is generated which is equal to:

$$I_{PL} \cong \frac{V_{IN} - V_{OUT}}{600 + R_{PL}} - \frac{0.1}{600}, \text{ for a shorted output:}$$

$$I_{PL} \cong \frac{V_{IN}}{600 + R_{PL}} - \frac{0.1}{600}$$
(7)

This current is used to help charge the timing capacitor in

the event that the load current exceeds IFAULT. (A simplified schematic of the circuit internal to the UCC3919 is shown in Figure 2.) The result is that the on time of the MOSFET during current limit is reduced as the input voltage is increased. This reduces the effective duty cycle, holding the average power dissipated constant.



**Figure 2. Power Limiting Circuit** 

It can be seen that power limiting will only occur when IPL is > 0 (it cannot be negative). For power limiting to begin to occur, RPL must be below a certain value for a given VIN, as approximated by:

$$\mathsf{RPL}(\mathsf{k}\Omega) < \frac{\mathsf{V}_{\mathsf{IN}}}{0.17} \tag{8}$$

The on time using RPL is defined as:

$$t_{ON} = \frac{C_T}{I_{PL} + 35 \bullet 10^{-6}}$$
(9)

The graph in Figure 3 illustrates the effect of RPL on the average MOSFET power dissipation into a short. The equation for the average power dissipation during a short is:

$$P_{\text{DISS}} = \frac{I_{\text{MAX}} \bullet V_{\text{IN}} \bullet 1.2 \bullet 10^{-6}}{I_{\text{PL}} + 35 \bullet 10^{-6}}, \text{ or}$$

$$P_{\text{DISS}} = \frac{I_{\text{MAX}} \bullet V_{\text{IN}} \bullet \text{ton}}{\text{ton} + \text{toFF}}$$
(10)

If PL is left unconnected, the power limiting feature will not be exercised. In the retry mode, the duty cycle during a fault will be nominally 3.3%, independent of input voltage. The average power dissipation in the external MOS-FET with a shorted output will be proportional to input voltage, as shown by the equation:

$$\mathsf{P}\mathsf{D}\mathsf{I}\mathsf{S}\mathsf{S} = \mathsf{I}\mathsf{M}\mathsf{A}\mathsf{X} \bullet \mathsf{V}\mathsf{I}\mathsf{N} \bullet 0.033 \tag{11}$$

(19)

## APPLICATION INFORMATION (cont.)

# Calculating $\mathsf{CT}_{\min}$ for a Given Load Capacitance without Power Limiting

To guarantee recovery from an overload when operating in the retry mode, there is a maximum total output capacitance which can be charged for a given toN (fault time) before causing a fault. For a worst case situation of a constant current load below the fault threshold, CTmin for a given output load capacitance (without power limiting) can be calculated from:

$$C_{Tmin} = \frac{V_{IN} \bullet C_{OUT} \bullet 35 \bullet 10^{-6}}{I_{MAX} - I_{LOAD}}$$
(12)

A larger load capacitance or a smaller CT will cause a fault when recovering from an overload, causing the circuit to get stuck in a continuous hiccup mode. To handle larger capacitive loads, increase the value of CT. The equation can be easily re-written, if desired, to solve for COUTmax for a given value of CT.

For a resistive load of value RL and an output cap COUT, CTmin can be smaller than in the constant current case, and can be estimated from:

$$C_{Tmin} = \frac{-C_{OUT} \bullet R_{L} \bullet \ln\left(1 - \frac{V_{IN}}{I_{MAX} \bullet R_{L}}\right)}{28 \bullet 10^{3}}$$
(13)

Note that in the latch mode (or when first turning on in the retry mode), since the timing capacitor is not recovering from a previous fault, it is charging from 0V rather than 0.5V. This allows up to 50% more load capacitance without causing a fault.

#### Estimating CTmin When Using Power Limiting

If power limiting is used, the calculation of CTmin for a given COUT becomes considerably more complex, especially with a resistive load. This is because the CT charge current becomes a function of VOUT, which is changing with time. The amount of capacitance that can be charged (without causing a fault) when using power limiting will be significantly reduced for the same value CT, due to the shorter ton time.

Equations will be given for making a conservative calculation of  $C_{Tmin}$  for constant current and resistive loads. To simplify the calculation, the following approximation will be made:

$$\mathsf{IPL} \cong \frac{\mathsf{VIN} - \mathsf{VOUT}}{\mathsf{RPL}} \tag{14}$$

This will yield a conservative value for CTmin, because the UCC3919's internal  $600\Omega$  resistor and 100mV offset (shown in Figure 2) are being ignored.

#### **Constant Current Load**

For a constant current load, the output capacitor will charge linearly. During that time:

$$I_{PLavg} \cong \frac{V_{IN}}{2 \bullet R_{PL}}$$
(15)

Modifying equation (12) yields:

$$C_{Tmin} \cong \frac{V_{IN} \bullet C_{OUT} \bullet \left(\frac{V_{IN}}{2 \bullet R_{PL}} + 35 \bullet 10^{-6}\right)}{I_{MAX} - I_{LOAD}}$$
(16)

#### **Resistive Load**

Determining CT MIN for a resistive load is more complex. First, the expression for the output voltage as a function of time is:

$$V_{OUT}(t) = I_{MAX} \bullet R_{LOAD} \bullet \left(1 - e^{\frac{-t}{R_{LOAD} \bullet C_{OUT}}}\right)$$
(17)

Solving for t when VOUT = VIN yields:

$$t = -R \text{LOAD} \bullet C \text{OUT} \bullet Ln \left( 1 - \left( \frac{V \text{IN}}{I \text{MAX} \bullet R \text{LOAD}} \right) \right)$$
(18)

Assuming that the device is operating in the retry mode, where CT is charging from 0.5V to just below 1.5V in time t, CT is defined as:

$$CT = \frac{ICT \bullet dt}{dV} = ICT \bullet dt \text{ where } ICT = (IPL + 35 \bullet 10^{-6})$$

Substituting equation (14) and (19) yields:

$$C_{Tmin} = \left(\frac{V_{IN} - V_{OUT}}{R_{PL}} + 35 \bullet 10^{-6}\right) \bullet dt$$
(20)

Now substitute equation (17) for VOUT and integrate (20) over time t. This yields the following expression for CT MIN for a resistive load with power limiting:

$$\begin{split} C_{Tmin} &\cong t \bullet \left( 35 \bullet 10^{-6} + \left( \frac{(V_{IN} - (I_{MAX} \bullet R_{LOAD})}{R_{PL}} \right) \right. \end{split} \tag{21} \\ &+ \left( \frac{V_{IN} \bullet R_{LOAD} \bullet C_{LOAD}}{R_{PL}} \right) \end{split}$$

By substituting the value calculated for t in equation (18), CTmin is determined.

#### Example

The example in Figure 4 shows the UCC3919 in a typical application. A low value sense resistor and N-channel MOSFET minimize losses. With the values shown for R1,

#### **APPLICATION INFORMATION (cont.)**

R2, and Rs, the overcurrent fault will be 5A nominal. Linear current limiting (IMAX) will occur at 7.14A and the overload comparator will trip at 27A. The calculations are shown below.

IFAULT 
$$=\frac{0.05}{\text{Rs}} = \frac{0.05}{0.01} = 5\text{A}$$
 (22)

$$I_{MAX} = \frac{V_{CS+} - V_{IMAX}}{Rs} = \frac{1.5 \bullet R1}{(R1 + R2) \bullet Rs)} = 7.14A$$
 (23)

IOVERLOAD = IMAX + 
$$\left(\frac{0.2}{Rs}\right)$$
 = 7.14 +  $\left(\frac{0.2}{0.01}\right)$  = 27.14A (24)

$$t_{OFFsec} = \frac{C\tau\mu F}{1.2} = \frac{0.01}{1.2} = 8.33 ms$$
(25)

With the value shown for RPL:

$$I_{PL} \text{ (shorted)} = \frac{V_{IN}}{R_{PL} + 600} - \frac{0.10}{600}$$
(26)

$$=\frac{5}{10,600}-\frac{0.10}{600}=305\mu\text{A}$$

ton (shorted) = 
$$\frac{C_T}{I_{PL} + 35 \bullet 10^{-6}}$$
 (27)

$$= \frac{0.01 \cdot 10^{-6}}{340 \cdot 10^{-6}} = 29\mu s$$
PDISS (shorted) 
$$= \frac{IMAX \cdot VIN \cdot tON}{tON + tOFF}$$
(28)

$$=\frac{7.14\bullet5\bullet29\bullet10^{-6}}{29\bullet10^{-6}+8.33\bullet10^{-3}}=0.12W$$

For a worst case 1 resistive load: COUTmax  $\cong$  39µF.

For a worst case 5A constant current load: COUTmax  $\cong$  15µF.

With L/R grounded, the part will operate in the retry or "hiccup" mode. The values shown for CT and RPL will yield a nominal duty cycle of 0.35% and an off time of 8.3ms. With a shorted output, the average steady state power dissipation in Q1 will be less than 200mW over the full input voltage range.

If power limiting is disabled by opening RPL, then:

$$tFAULT = tONsec = \frac{CT(\mu F) \bullet 1}{35} = 287\mu s$$
<sup>(29)</sup>

$$PDISS (shorted) = \frac{I_{MAX} \bullet V_{IN} \bullet t_{ON}}{t_{ON} + t_{OFF}}$$
(30)

$$=\frac{7.14 \bullet 5 \bullet 287 \bullet 10^{-6}}{287 \bullet 10^{-6} + 8.33 \bullet 10^{-3}}$$
$$= 1.2W \text{ (with VIN} = 5V)$$

For a worst case  $1\Omega$  resistive load: COUTmax  $\cong$  240 $\mu$ F.

For a worst case 5A constant current load:COUTmax  $\cong$  120µF.



Figure 3. MOSFET Average Short Circuit Power Dissipation vs VIN for Values of RPL



Figure 4. Application Circuit

#### THERMAL CONSIDERATIONS

#### **Stead State Conditions**

In normal operation, with a steady state load current below IFAULT, the power dissipation in the external MOSFET will be:

$$PDISS = RDSON \bullet ILOAD^2$$
(31)

#### **THERMAL CONSIDERATIONS (cont.)**

The junction temperature of the MOSFET can be calculated from:

$$T_{J} = T_{A} + (P_{DISS} \bullet \theta_{JA})$$
(32)

Where TA is the ambient temperature and  $\theta_{JA}$  is the MOSFET's thermal resistance from junction to ambient. If the device is on a heatsink, then the following equation applies:

$$\theta_{JA} = \theta_{JC} + \theta_{CS} + \theta_{SA} \tag{33}$$

Where  $\theta_{JC}$  is the MOSFET's thermal resistance from junction to case,  $\theta_{CS}$  is the thermal resistance from case to sink, and  $\theta_{SA}$  is the thermal resistance of the heatsink to ambient.

The calculated TJ must be lower than the MOSFET's maximum junction temperature rating, therefore:

$$\theta_{JA} < \frac{T_{Jmax} - T_A}{P_{DISS}}$$
(34)

#### **Transient Thermal Impedance**

During a fault condition in the retry mode, the average MOSFET power dissipation will generally be quite low due to the low duty cycle, as defined by:

$$P_{DISSavg} = \frac{I_{MAX} \bullet V_{IN} \bullet t_{ON}}{t_{ON} + t_{OFF}}$$
(With output shorted) (35)

(In the latch mode, tOFF will be the time between a fault and the time the device is reset.)

However, the pulse power in the MOSFET during tON, with the output shorted, is:

$$P_{DISSpulse} = I_{MAX} \bullet V_{IN} (With output shorted)$$
(36)

In choosing toN for a given VIN, IMAX, and duty cycle it is important to consult the manufacturer's transient thermal impedance curves for the MOSFET to make sure the device is within its safe operating area. These curves provide the user with the effective thermal impedance of the device for a given time duration pulse and duty cycle. Note that some of the impedance curves are normalized

#### SAFETY RECOMMENDATIONS

Although the UCC3919 is designed to provide system protection for all fault conditions, all integrated circuits can ultimately fail short. for this reason, if the UCC3919 is intended for use in safety critical applications where UL or some other safety rating is required, a redundant safety

UNITRODE CORPORATION 7 CONTINENTAL BLVD. • MERRIMACK, NH 03054 TEL. (603) 424-2410 • FAX (603) 424-3460 to one, in which case the transient impedance values must be multiplied by the DC (steady state) thermal resistance,  $\theta_{JC}$ .

For duty cycles not shown in the manufacturer's curves, the transient thermal impedance for any duty cycle and ton time (given a square pulse) can be estimated from [1]:

$$\theta_{JCtrans} = (D \bullet \theta_{JC}) + (1 - D) \bullet \theta_{SP}$$
 (37)

Where D is the duty cycle

ton ton + toff

and  $\theta$ SP is the single pulse thermal impedance given in the transient thermal impedance curves for the time duration of interest (tON). Note that these are absolute numbers, not normalized. If the given single pulse impedance is normalized, it must first be multiplied by  $\theta$ JC before using in the equation above.

This effective transient thermal impedance, when multiplied by the pulse power, will give the transient temperature rise of the die. To keep the junction temperature below the maximum rating, the following must be true:

$$\theta_{\text{JCtrans}} < \frac{T_{\text{Jmax}} - T_{\text{C}}}{P_{\text{DISSpulse}}}$$
(38)

If necessary, the junction temperature rise can be reduced by reducing ton (using a smaller value for CT), or by reducing the duty cycle using the power limiting feature already discussed. Note that in either case, the amount of load capacitance, COUT, that can be charged before causing a fault, will also be reduced.

#### References

[1] International Rectifier, HEXFET Power MOSFET Designer's Manual, Application Note 949B, "Current Ratings, Safe operating Area, and High Frequency Switching Performance of Power HEXFET's", pp. 1553-1565, September 1993.

device such as a fuse should be placed in series with the device. The UCC3919 will prevent the fuse from blowing for virtually all fault conditions, increasing system reliability and reducing maintenance cost, in addition t providing the hot swap benefits of the device.