

## **Preliminary Technical Data**

# Octal LNA/VGA/AAF/ADC and CW I&Q Demodulator

## AD9276

### **FEATURES**

8 channels of LNA, VGA, AAF, ADC and I&Q Demodulator Low noise preamplifier (LNA) Input-referred noise =  $0.75 \text{ nV}/\sqrt{\text{Hz}}$  (gain = 21.3 dB) @ 5 MHz typical SPI-programmable gain = 15.6 dB/17.9 dB/21.3 dB Single-ended input; V<sub>IN</sub> maximum = 733 mV p-p/ 550 mV p-p/367 mV p-p **Dual-mode active input impedance matching** Bandwidth (BW) > 100 MHz Full-scale (FS) output = 4.4 V p-p differential Variable gain amplifier (VGA) Attenuator range = -42 dB to 0 dBPostamp gain = 21 dB/24 dB/27 dB/30 dB Linear-in-dB gain control Antialiasing filter (AAF) Programmable 2nd-order LPF from 8 MHz to 18 MHz **Programmable HPF** Analog-to-digital converter (ADC) 12 bits at 10 MSPS to 80 MSPS SNR = 70 dBSFDR = 75 dB Serial LVDS (ANSI-644, IEEE 1596.3 reduced range link) Data and frame clock outputs CW Mode I & Q demodulator Invididual programmable phase rotation Output dynamic range per channel > 160dBc/ $\sqrt{Hz}$ Low power, 195 mW per channel at 12 bits/40 MSPS (TGC) 90 mW per channel for CW Doppler Flexible power-down modes Overload recovery in <10 ns Fast recovery from low power standby mode, <2 µs 100-lead TQFP-EP

### **APPLICATIONS**

Medical imaging/ultrasound Automotive radar

### **GENERAL DESCRIPTION**

The AD9276 is designed for low cost, low power, small size, and ease of use. It contains eight channels of a variable gain amplifier (VGA) with a low noise preamplifier (LNA); an antialiasing filter (AAF); a 12-bit, 10 MSPS to 80 MSPS analog-to-digital converter (ADC); and an I&Q demodulator with programmable phase rotation

Each channel features a variable gain range of 42 dB, a fully differential signal path, an active input preamplifier termination, a maximum gain of up to 52 dB, and an ADC with a conversion rate of up to 80 MSPS. The channel is optimized for dynamic performance and low power in applications where a small package size is critical.

The LNA has a single-ended-to-differential gain that is selectable through the SPI. The LNA input noise is typically 0.75 nV/ $\sqrt{Hz}$  at a gain of 21.3 dB, and the combined input-referred noise of the entire channel is 0.85 nV/ $\sqrt{Hz}$  at maximum gain. Assuming a 15 MHz noise bandwidth (NBW) and a 21.3 dB LNA gain, the input SNR is roughly 92 dB. In CW Doppler mode, each LNA output drives an I & Q demodulator. Each demodulator has independently programmable phase rotation through the SPI with 16 phase settings.



### FUNCTIONAL BLOCK DIAGRAM

Figure 1

#### Rev. PrB

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

 One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

 Tel: 781.329.4700
 www.analog.com

 Fax: 781.461.3113
 ©2009 Analog Devices, Inc. All rights reserved.

The AD9276 requires a LVPECL-/CMOS-/LVDS-compatible sample rate clock for full performance operation. No external reference or driver components are required for many applications.

The ADC automatically multiplies the sample rate clock for the appropriate LVDS serial data rate. A data clock (DCO $\pm$ ) for capturing data on the output and a frame clock (FCO $\pm$ ) trigger for signaling a new output byte are provided.

Powering down individual channels is supported to increase battery life for portable applications. There is also a standby mode option that allows quick power-up for power cycling. In CW Doppler operation, the VGA, AAF, and ADC are powered down. The power of the TGC path scales with selectable ADC speed power modes.

The ADC contains several features designed to maximize flexibility and minimize system cost, such as a programmable clock, data alignment, and programmable digital test pattern generation. The digital test patterns include built-in fixed patterns, built-in pseudorandom patterns, and custom user-defined test patterns entered via the serial port interface. Fabricated in an advanced CMOS process, the AD9276 is available in a 16 mm  $\times$  16 mm, RoHS compliant, 100-lead TQFP. It is specified over the industrial temperature range of  $-40^{\circ}$ C to  $+85^{\circ}$ C.

## **PRODUCT HIGHLIGHTS**

- 1. Small Footprint. Eight channels are contained in a small, space-saving package. Full TGC path, ADC, and I & Q demodulator contained within a 100-lead, 16 mm × 16 mm TQFP.
- 2. In TGC mode, low power of 190 mW per channel at 40 MSPS.
- 3. In CW mode, ultra-low power of 90mW per channel.
- 4. Integrated high dynamic range I & Q demodulator with phase rotation.
- Ease of Use. A data clock output (DCO±) operates up to 480 MHz and supports double data rate (DDR) operation.
- 6. User Flexibility. Serial port interface (SPI) control offers a wide range of flexible features to meet specific system requirements.
- 7. Integrated Second-Order Antialiasing Filter. This filter is placed before the ADC and is programmable from 8 MHz to 18 MHz.

## **Preliminary Technical Data**

80706-A

## **OUTLINE DIMENSIONS**



THE PACKAGE HAS A CONDUCTIVE HEAT SLUG TO HELP DISSIPATE HEAT AND ENSURE RELIABLE OPERATION OF THE DEVICE OVER THE FULL INDUSTRIAL TEMPERATURE RANGE. THE SLUG IS EXPOSED ON THE BOTTOM OF THE PACKAGE AND ELECTRICALLY CONNECTED TO CHIP GROUND. IT IS RECOMMENDED THAT NO PCB SIGNAL TRACES OR VIAS BE LOCATED UNDER THE PACKAGE THAT COULD COME IN CONTACT WITH THE CONDUCTIVE SLUG. ATTACHING THE SLUG TO A GROUND PLANE WILL REDUCE THE JUNCTION TEMPERATURE OF THE DEVICE WHICH MAY BE BENEFICIAL IN HIGH TEMPERATURE ENVIRONMENTS.

> Figure 72. 100-Lead Thin Quad Flat Package, Exposed Pad [TQFP\_EP] (SV-100-3) Dimensions shown in millimeters

### **ORDERING GUIDE**

| Model         | Temperature<br>Range | Package Description                                                  | Package<br>Option |
|---------------|----------------------|----------------------------------------------------------------------|-------------------|
| AD9276BSVZ    | -40°C to +85°C       | 100-Lead Thin Quad Flat Package, Exposed Pad [TQFP_EP]               | SV-100-3          |
| AD9276BSVZRL  | -40°C to +85°C       | 100-Lead Thin Quad Flat Package, Exposed Pad [TQFP_EP] Tape and Reel | SV-100-3          |
| AD9276-65EBZ  |                      | Evaluation Board                                                     |                   |
| AD9276-80KITZ |                      | Evaluation Board and High Speed FPGA based Data Capture Board        |                   |

## NOTES

©2009 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. PR08180-0-4/09(PrB)



www.analog.com

Rev. PrB | Page 4 of 4