

# Dual-Channel, 14-Bit, CCD Signal Processor with *Precision Timing*™ Core

AD9974

### **FEATURES**

1.8 V analog and digital core supply voltage
Correlated double sampler (CDS) with

-3 dB, 0 dB, +3 dB, and +6 dB gain
6 dB to 42 dB, 10-bit variable gain amplifier (VGA)
14-bit, 65 MHz analog-to-digital converter (ADC)
Black level clamp with variable level control
Complete on-chip timing generator
Precision Timing core with 240 ps resolution @ 65 MHz
On-chip 3 V horizontal and RG drivers
100-lead, 9 mm × 9 mm, 0.8 mm pitch, CSP\_BGA package
Internal LDO regulator circuitry

# **APPLICATIONS**

Professional HDTV camcorders
Professional/high end digital cameras
Broadcast cameras
Industrial high speed cameras

## **GENERAL DESCRIPTION**

The AD9974 is a highly integrated, dual-channel CCD signal processor for high speed digital video camera applications. Each channel is specified at pixel rates of up to 65 MHz. The AD9974 consists of a complete analog front end with analog-to-digital conversion combined with a programmable timing driver. The *Precision Timing* core allows adjustment of high speed clocks with approximately 240 ps resolution at 65 MHz operation.

Each analog front end includes black level clamping, CDS, VGA, and a 65 MSPS, 14-bit ADC. The timing driver provides the high speed CCD clock drivers for the RG\_A, RG\_B, H1\_A to H4\_A, and H1\_B to H4\_B outputs. A 3-wire serial interface is used to program each channel of the AD9974.

Available in a space-saving, 9 mm  $\times$  9 mm, CSP\_BGA package, the AD9974 is specified over an operating temperature range of  $-25^{\circ}$ C to  $+85^{\circ}$ C.

For more information on the AD9974, email Analog Devices, Inc. at afe.ccd@analog.com.

### **FUNCTIONAL BLOCK DIAGRAM** REFT A REFR A RFFT B RFFB B AD9974 VREF\_A VREF\_B CCDINP\_A 14 DOUT\_A CDS VGA ADC CCDINM A 6dB TO 42dB -3, 0, +3, +6dB CLAMP CLAMP -3, 0, +3, +6dB 6dB TO 42dB CCDINP B DOUT\_B CDS VGA ADC CCDINM B 1.8V OUTPUT LDO A INTERNAL CLOCKS 1.8V OUTPUT I DO B PRECISION CLLA RG B CORE CLI B HORIZONTAL INTERNAL SCK\_A SYNC GENERATOR H1\_B TO H4\_B REGISTERS SCK\_B VD\_A HD\_B VD\_B SDATA A SL\_B

Figure 1.

Rev. Sp0 Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

| AD9974 |  |  |  |  |
|--------|--|--|--|--|
|--------|--|--|--|--|

NOTES

