High Speed, $\mathrm{G}=+2$, Low Cost, Triple Op Amp

## FEATURES

Ideal for RGB/HD/SD video Supports 1080i/720p resolution
High speed
-3 dB bandwidth: $\mathbf{3 0 0} \mathbf{~ M H z}$
Slew rate: $750 \mathrm{~V} / \mu \mathrm{s}$
Settling time: 9 ns ( 0.5\%)
0.1 dB flatness: 65 MHz

Differential gain: 0.02\%
Differential phase: $\mathbf{0 . 0 3}^{\circ}$
Wide supply range: 5 V to 12 V
Low power: $5.3 \mathrm{~mA} / \mathrm{amp}$
Low voltage offset (RTO): 3.5 mV (typ)
High output current: 25 mA
Also configurable for gains of +1, -1
Power-down

## APPLICATIONS

## Consumer video

## Professional video

## Filter buffers

## GENERAL DESCRIPTION

The ADA4862-3 (triple) is a low cost, high speed, internally fixed, $\mathrm{G}=+2 \mathrm{op} \mathrm{amp}$, which provides excellent overall performance for high definition and RGB video applications. The $300 \mathrm{MHz}, \mathrm{G}=+2,-3 \mathrm{~dB}$ bandwidth, and $750 \mathrm{~V} / \mu \mathrm{s}$ slew rate make this amplifier well suited for many high speed applications. The ADA4862-3 can also be configured to operate in gains of $\mathrm{G}=+1$ and $\mathrm{G}=-1$.

With its combination of low price, excellent differential gain $(0.02 \%)$, differential phase $\left(0.03^{\circ}\right)$, and 0.1 dB flatness out to 65 MHz , this amplifier is ideal for both consumer and professional video applications.

The ADA4862-3 is designed to operate on supply voltages as low as +5 V and up to $\pm 5 \mathrm{~V}$ using only $5.3 \mathrm{~mA} / \mathrm{amp}$ of supply current. To further reduce power consumption, each amplifier is equipped with a power-down feature that lowers the supply current to $200 \mu \mathrm{~A} / \mathrm{amp}$. The ADA4862-3 also consumes less board area because feedback and gain set resistors are on-chip. Having the resistors on chip simplifies layout and minimizes the required board space.

## PIN CONFIGURATION



Figure 1. 14-Lead SOIC (R-14)

The ADA4862-3 is available in a 14 -lead SOIC package and is designed to work in the extended temperature range of $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$.


Figure 2. Large Signal 0.1dB Bandwidth for Various Supplies

Rev. A
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

## TABLE OF CONTENTS

Applications ..... 11
Using the ADA4862-3 in Gains $=+1,-1$ ..... 11
Video Line Driver. ..... 13
Single-Supply Operation ..... 13
Power Down ..... 13
Layout Considerations ..... 14
Power Supply Bypassing ..... 14
Outline Dimensions ..... 15
Ordering Guide ..... 15

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}\left(@ \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega\right.$, unless otherwise noted $)$.
Table 1.

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth $G=+1$ <br> Bandwidth for 0.1 dB Flatness <br> +Slew Rate (Rising Edge) <br> -Slew Rate (Falling Edge) <br> Settling Time to 0.5\% | $\begin{aligned} & \mathrm{V}_{\mathrm{o}}=0.2 \mathrm{~V} \text { p-p } \\ & \mathrm{V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{~V}_{\mathrm{o}}=0.2 \mathrm{~V} \text { p-p } \\ & \mathrm{V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{~V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{~V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} \text { step } \end{aligned}$ |  | $\begin{aligned} & 300 \\ & 200 \\ & 620 \\ & 65 \\ & 750 \\ & 600 \\ & 9 \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> V/us <br> ns |
| DISTORTION/NOISE PERFORMANCE <br> Harmonic Distortion HD2 <br> Harmonic Distortion HD3 <br> Harmonic Distortion HD2 <br> Harmonic Distortion HD3 <br> Voltage Noise (RTO) <br> Current Noise (RTI) <br> Differential Gain <br> Differential Phase <br> Crosstalk | $\begin{aligned} & \mathrm{f}_{\mathrm{c}}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} \mathrm{p}-\mathrm{p} \\ & \mathrm{f}_{\mathrm{c}}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} \mathrm{p}-\mathrm{p} \\ & \mathrm{f}_{\mathrm{c}}=5 \mathrm{MHz}, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{f}_{\mathrm{c}}=5 \mathrm{MHz}, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz}, \mathrm{IN} \end{aligned}$ <br> Amplifier 1 driven, Amplifier 2 output measured, $\mathrm{f}=1 \mathrm{MHz}$ |  | $\begin{aligned} & -81 \\ & -88 \\ & -68 \\ & -76 \\ & 10.6 \\ & 1.4 \\ & 0.02 \\ & 0.03 \\ & -75 \end{aligned}$ |  | dBc <br> dBc <br> dBc <br> dBc <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ <br> \% <br> Degrees <br> dB |
| DC PERFORMANCE <br> Offset Voltage (RTO) +Input Bias Current Gain Accuracy | Referred to output (RTO) | $\begin{aligned} & -25 \\ & -2.5 \\ & 1.9 \end{aligned}$ | $\begin{aligned} & +3.5 \\ & -0.6 \\ & 2 \\ & \hline \end{aligned}$ | $\begin{aligned} & +25 \\ & +1 \\ & 2.1 \end{aligned}$ | mV <br> $\mu \mathrm{A}$ <br> V/V |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance <br> Input Common-Mode Voltage Range | $\begin{aligned} & +\mathbb{N} \\ & +\mathbb{N} \\ & G=+1 \end{aligned}$ |  | $\begin{aligned} & 13 \\ & 2 \\ & 1 \text { to } 4 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{M} \Omega \\ & \mathrm{pF} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
| POWER DOWN PIN Input Voltage <br> Bias Current <br> Turn-On Time Turn-Off Time | Enabled <br> Power down <br> Enabled <br> Power down |  | $\begin{aligned} & 0.6 \\ & 1.8 \\ & -3 \\ & 115 \\ & 3.5 \\ & 200 \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~s} \\ & \mathrm{~ns} \end{aligned}$ |
| OUTPUT CHARACTERISTICS <br> Output Overdrive Recovery Time (Rise/Fall) <br> Output Voltage Swing <br> Output Voltage Swing <br> Short-Circuit Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=+2.25 \mathrm{~V} \text { to }-0.25 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ <br> Sinking or sourcing |  | $\begin{aligned} & 85 / 50 \\ & 1.2 \text { to } 3.8 \\ & 1 \text { to } 4 \\ & 65 \end{aligned}$ |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~mA} \end{aligned}$ |
| ```POWER SUPPLY Operating Range Total Quiescent Current Quiescent Current/Amplifier Power Supply Rejection Ratio (RTO) +PSR -PSR``` | Enabled <br> Power down $=+V_{\text {s }}$ $\begin{aligned} & +\mathrm{V}_{\mathrm{s}}=2 \mathrm{~V} \text { to } 3 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-2.5 \mathrm{~V} \\ & +\mathrm{V}_{\mathrm{s}}=2.5 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-2 \mathrm{~V} \text { to }-3 \mathrm{~V} \end{aligned}$ <br> Power Down pin $=-V_{s}$ | 5 <br> 14 $\begin{aligned} & -52 \\ & -49 \end{aligned}$ | 16 <br> 0.2 $\begin{aligned} & -55 \\ & -52 \end{aligned}$ | $\begin{aligned} & 12 \\ & 18 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |

## ADA4862-3

$\mathrm{V}_{\mathrm{s}}= \pm 5 \mathrm{~V}\left(@ \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega\right.$, unless otherwise noted $)$.
Table 2.

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth $G=+1$ <br> Bandwidth for 0.1 dB Flatness <br> +Slew Rate (Rising Edge) <br> -Slew Rate (Falling Edge) <br> Settling Time to 0.5\% | $\begin{aligned} & \mathrm{V}_{\mathrm{o}}=0.2 \mathrm{~V} \text { p-p } \\ & \mathrm{V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{~V}_{\mathrm{o}}=0.2 \mathrm{~V} \text { p-p } \\ & \mathrm{V}_{\mathrm{o}}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{~V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} \text { step } \end{aligned}$ |  | $\begin{aligned} & 310 \\ & 260 \\ & 720 \\ & 54 \\ & 1050 \\ & 830 \\ & 9 \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> V/ $\mu \mathrm{s}$ <br> ns |
| DISTORTION/NOISE PERFORMANCE <br> Harmonic Distortion HD2 <br> Harmonic Distortion HD3 <br> Harmonic Distortion HD2 <br> Harmonic Distortion HD3 <br> Voltage Noise (RTO) <br> Current Noise (RTI) <br> Differential Gain <br> Differential Phase <br> Crosstalk | $\begin{aligned} & \mathrm{f}_{\mathrm{c}}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{f}_{\mathrm{c}}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{f}_{\mathrm{c}}=5 \mathrm{MHz}, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{f}_{\mathrm{c}}=5 \mathrm{MHz}, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz}, \mathrm{IN} \end{aligned}$ <br> Amplifier 1 driven, Amplifier 2 output measured, $f=1 \mathrm{MHz}$ |  | $\begin{aligned} & -87 \\ & -100 \\ & -74 \\ & -90 \\ & 10.6 \\ & 1.4 \\ & 0.01 \\ & 0.02 \\ & -75 \end{aligned}$ |  | dBc <br> dBc <br> dBc <br> dBc <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ <br> \% <br> Degrees dB |
| DC PERFORMANCE <br> Offset Voltage (RTO) +Input Bias Current Gain Accuracy |  | $\begin{aligned} & -25 \\ & -2.5 \\ & 1.9 \end{aligned}$ | $\begin{aligned} & +2 \\ & -0.6 \\ & 2 \end{aligned}$ | $\begin{aligned} & +25 \\ & +1 \\ & 2.1 \end{aligned}$ | mV <br> $\mu \mathrm{A}$ <br> V/V |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance <br> Input Common-Mode Voltage Range | $\begin{aligned} & +\mathrm{IN} \\ & +\mathrm{IN} \\ & \mathrm{G}=+1 \end{aligned}$ |  | $\begin{aligned} & 14 \\ & 2 \\ & -3.7 \text { to }+3.8 \end{aligned}$ |  | $\begin{aligned} & \mathrm{M} \Omega \\ & \mathrm{pF} \\ & \mathrm{~V} \end{aligned}$ |
| POWER DOWN PIN Input Voltage <br> Bias Current <br> Turn-On Time Turn-Off Time | Enabled <br> Power down <br> Enabled <br> Power down |  | $\begin{aligned} & -4.4 \\ & -3.2 \\ & -3 \\ & 250 \\ & 3.5 \\ & 200 \end{aligned}$ |  |  |
| OUTPUT CHARACTERISTICS <br> Output Overdrive Recovery Time (Rise/Fall) <br> Output Voltage Swing <br> Output Voltage Swing <br> Short-Circuit Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}= \pm 3.0 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ <br> Sinking or sourcing |  | $\begin{aligned} & 85 / 40 \\ & -3.5 \text { to }+3.5 \\ & -3.9 \text { to }+3.9 \\ & 115 \end{aligned}$ |  | ns <br> V <br> V <br> mA |
| ```POWER SUPPLY Operating Range Total Quiescent Current Quiescent Current/Amplifier Power Supply Rejection Ratio (RTO) +PSR -PSR``` | Enabled <br> Power down $=+V_{\text {s }}$ $\begin{aligned} & +V_{s}=4 \mathrm{~V} \text { to } 6 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-5 \mathrm{~V} \\ & +\mathrm{V}_{\mathrm{s}}=5 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=-4 \mathrm{~V} \text { to }-6 \mathrm{~V}, \end{aligned}$ <br> Power Down pin $=-V_{s}$ | $\begin{aligned} & 5 \\ & 14.5 \\ & \\ & -54 \\ & +50.5 \end{aligned}$ | $\begin{aligned} & 17.9 \\ & 0.3 \\ & -57 \\ & -54 \end{aligned}$ | $\begin{aligned} & 12 \\ & 20.5 \\ & 0.5 \end{aligned}$ | V <br> mA <br> mA <br> dB <br> dB <br> dB |

## ABSOLUTE MAXIMUM RATINGS

Table 3.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | 12.6 V |
| Power Dissipation | See Figure 3 |
| Common-Mode Input Voltage | $\pm \mathrm{V}_{\mathrm{S}}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |
| Lead Temperature | JEDEC J STD-20 |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the worst-case conditions, that is, $\theta_{\mathrm{JA}}$ is specified for device soldered in circuit board for surface-mount packages.
Table 4. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}$ | Unit |
| :--- | :--- | :--- |
| 14-lead SOIC | 90 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## Maximum Power Dissipation

The maximum safe power dissipation for the ADA4862-3 is limited by the associated rise in junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ on the die. At approximately $150^{\circ} \mathrm{C}$, which is the glass transition temperature, the plastic changes its properties. Even temporarily exceeding this temperature limit may change the stresses that the package exerts on the die, permanently shifting the parametric performance of the amplifiers. Exceeding a junction temperature of $150^{\circ} \mathrm{C}$ for an extended period can result in changes in silicon devices, potentially causing degradation or loss of functionality.

The power dissipated in the package $\left(\mathrm{P}_{\mathrm{D}}\right)$ is the sum of the quiescent power dissipation and the power dissipated in the die due to the amplifier's drive at the output. The quiescent power is the voltage between the supply pins $\left(\mathrm{V}_{\mathrm{s}}\right) \times$ the quiescent current $\left(\mathrm{I}_{\mathrm{s}}\right)$.

$$
\begin{aligned}
P_{D} & =\text { Quiescent Power }+(\text { Total Drive Power }- \text { Load Power }) \\
P_{D} & =\left(V_{S} \times I_{S}\right)+\left(\frac{V_{S}}{2} \times \frac{V_{\text {OUT }}}{R_{L}}\right)-\frac{V_{\text {OUT }}{ }^{2}}{R_{L}}
\end{aligned}
$$

RMS output voltages should be considered.
Airflow increases heat dissipation, effectively reducing $\theta_{J A}$. In addition, more metal directly in contact with the package leads and through holes under the device reduces $\theta_{\mathrm{JA}}$.

Figure 3 shows the maximum safe power dissipation in the package vs. the ambient temperature for the 14-lead SOIC $\left(90^{\circ} \mathrm{C} / \mathrm{W}\right)$ on a JEDEC standard 4-layer board. $\theta_{\mathrm{JA}}$ values are approximations.


Figure 3. Maximum Power Dissipation vs. Temperature for a 4-Layer Board

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## ADA4862-3

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 4. Small Signal Frequency Response for Various Supplies


Figure 5. Large Signal Frequency Response for Various Supplies


Figure 6. Large Signal 0.1dB Bandwidth for Various Supplies


Figure 7. Small Signal Transient Response for Various Supplies


Figure 8. Small Signal Transient Response for Various Capacitor Loads


Figure 9. Small Signal Transient Response for Various Capacitor Loads


Figure 10. Large Signal Transient Response for Various Supplies


Figure 11. Large Signal Transient Response for Various Capacitor Loads


Figure 13. Input Overdrive Recovery


Figure 14. Output Overdrive Recovery


Figure 12. Large Signal Transient Response for Various Capacitor Loads

## ADA4862-3



Figure 15. Settling Time Falling Edge


Figure 16. Slew Rate vs. Output Voltage


Figure 17. Voltage Noise vs. Frequency Referred to Output (RTO)


Figure 18. Settling Time Rising Edge


Figure 19. Slew Rate vs. Output Voltage


Figure 20. Large Signal Crosstalk


Figure 21. Total Supply Current vs. VsuppLy


Figure 22. Total Supply Current at Various Supplies vs. Temperature


Figure 23. Power Supply Rejection vs. Frequency


Figure 24. Power Supply Rejection vs. Frequency

## ADA4862-3



Figure 25. HD2 vs. Frequency vs. Output Voltage


Figure 26. HD2 vs. Frequency vs. Output Voltage


Figure 27. HD3 vs. Frequency vs. Output Voltage


Figure 28. HD3 vs. Frequency vs. Output Voltage

## APPLICATIONS

## USING THE ADA4862-3 IN GAINS = +1, $\mathbf{- 1}$

The ADA4862-3 was designed to offer outstanding video performance, simplify applications, and minimize board area.

The ADA4862-3 is a triple amplifier with on-chip feedback and gain set resistors. The gain is fixed internally at $\mathrm{G}=+2$. The inclusion of the on-chip resistors not only simplifies the design of the application but also eliminates six surface-mount resistors, saving valuable board space and lowers assembly costs. A typical schematic is shown in Figure 29.


While the ADA4862-3 has a fixed gain of $G=+2$, it can be used in other gain configurations, such as $G=-1$ and $G=+1$, which are discussed next.

## Unity-Gain Operation (Option 1)

There are two options for obtaining unity gain $(\mathrm{G}=+1)$. The first is shown in Figure 30. In this configuration, the -IN input pin is left floating (feedback is provided via the internal $550 \Omega$ ), and the input is applied to the noninverting input. The noise gain for this configuration is 1 . Frequency performance and transient response are shown in Figure 31 through Figure 33.


Figure 30. Unity Gain of Option 1


Figure 31. Small Signal Unity Gain


Figure 32. Large Signal Gain +1


Figure 33. Large Signal Transient Response for Various Capacitor Loads

## ADA4862-3

## Option 2

Another option exists for running the ADA4862-3 as a unitygain amplifier. In this configuration, the noise gain is 2 , see Figure 34. The frequency response and transient response for this configuration closely match the gain of +2 plots because the noise gains are equal. This method does have twice the noise gain of Option 1; however, in applications that do not require low noise, Option 2 offers less peaking and ringing. By tying the inputs together, the net gain of the amplifier becomes 1 .
Equation 1 shows the transfer characteristic for the schematic shown in Figure 34. Frequency and transient response are shown in Figure 35 and Figure 36.

$$
\begin{equation*}
V_{O}=V_{i}\left(\frac{-R_{F}}{R_{G}}\right)+V_{i}\left(\frac{R_{F}+R_{G}}{R_{G}}\right) \tag{1}
\end{equation*}
$$

which simplifies to $V_{o}=V_{i}$.


Figure 34. Unity Gain of Option 2


Figure 35. Frequency Response of Option 2


Figure 36. Small Signals Transient Response of Option 2


Figure 37. Inverting Configuration $(G=-1)$


Figure 38. Large Signal Transient Response for Various Capacitor Loads

## VIDEO LINE DRIVER

The ADA4862-3 was designed to excel in video driver applications. Figure 39 shows a typical schematic for a video driver operating on a bipolar supplies.


Figure 39. Video Driver Schematic
In applications that require two video loads be driven simultaneously, the ADA4862-3 can deliver. Figure 40 shows the ADA4862-3 configured with dual video loads. Figure 41 shows the dual video load performance.


Figure 40. Video Driver Schematic for Two Video Loads


Figure 41. Large Signal Frequency Response for Various Supplies, $R_{L}=75 \Omega$

## SINGLE-SUPPLY OPERATION

The ADA4862-3 can also operate in single-supply applications. Figure 42 shows the schematic for a single 5 V supply video driver. Resistors R2 and R4 establish the midsupply reference. Capacitor C 2 is the bypass capacitor for the midsupply reference. Capacitor C 1 is the input coupling capacitor, and C6 is the output coupling capacitor. Capacitor C5 prevents constant current from being drawn through the internal gain set resistor. Resistor R3 sets the circuits ac input impedance.

For more information on single-supply operation of op amps, see www.analog.com/library/analogDialogue/archives/3502/avoiding/.


Figure 42. Single-Supply Video Driver Schematic

## POWER DOWN

The ADA4862-3 is equipped with an independent Power Down pin for each amplifier allowing the user to reduce the supply current when an amplifier is inactive. The voltage applied to the - $\mathrm{V}_{\text {s }}$ pin is the logic reference, making single-supply applications useful with conventional logic levels. In a typical 5 V singlesupply application, the $-\mathrm{V}_{\mathrm{S}}$ pin is connected to analog ground. The amplifiers are powered down when applied logic levels are greater than $-\mathrm{V}_{\mathrm{s}}+1 \mathrm{~V}$. The amplifiers are enabled whenever the disable pins are left either floating (disconnected) or the applied logic levels are lower than 1 V above - V .

## LAYOUT CONSIDERATIONS

As is the case with all high speed applications, careful attention to printed circuit board layout details prevents associated board parasitics from becoming problematic. Proper RF design technique is mandatory. The PCB should have a ground plane covering all unused portions of the component side of the board to provide a low impedance return path. Removing the ground plane on all layers from the area near the input and output pins reduces stray capacitance. Termination resistors and loads should be located as close as possible to their respective inputs and outputs. Input and output traces should be kept as far apart as possible to minimize coupling (crosstalk) though the board. Adherence to microstrip or stripline design techniques for long signal traces (greater than about 1 inch) is recommended.

## POWER SUPPLY BYPASSING

Careful attention must be paid to bypassing the power supply pins of the ADA4862-3. High quality capacitors with low equivalent series resistance (ESR), such as multilayer ceramic capacitors (MLCCs), should be used to minimize supply voltage ripple and power dissipation. A large, usually tantalum, $10 \mu \mathrm{~F}$ to $47 \mu \mathrm{~F}$ capacitor located in proximity to the ADA4862-3 is required to provide good decoupling for lower frequency signals. In addition, $0.1 \mu \mathrm{~F}$ MLCC decoupling capacitors should be located as close to each of the power supply pins as is physically possible, no more than $1 / 8$ inch away. The ground returns should terminate immediately into the ground plane. Locating the bypass capacitor return close to the load return minimizes ground loops and improves performance.

## OUTLINE DIMENSIONS



Figure 43. 14-Lead Standard Small Outline Package [SOIC_N]
Narrow Body
(R-14)
Dimensions shown in millimeters and (inches)
ORDERING GUIDE

| Model | Temperature Range | Package Description | Ordering Quantity | Package Option |
| :--- | :--- | :--- | :--- | :--- |
| ADA4862-3YRZ $^{1}$ | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | $14-$ Lead SOIC_N | 1 | R-14 |
| ADA4862-3YRZ-RL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | 14-Lead SOIC_N | 2,500 | R-14 |
| ADA4862-3YRZ-RL7 ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | 14-Lead SOIC_N | 1,000 | R-14 |

${ }^{1} \mathrm{Z}=\mathrm{Pb}$-free part.

## ADA4862-3

## NOTES

