

# High-IP3 10MHz – 6GHz Active Mixer

**Preliminary Technical Datasheet** 

ADL5801

#### **FEATURES**

Wideband Channel Up/Down Converter
Power Conversion Gain of 1.5dB
Wideband RF, LO, and IF ports
SSB Noise Figure of 10dB
Exceptional Blocking SSB NF
Input IP3 of 27dBm
Input P<sub>1dB</sub> of 12 dBm
Typical LO Drive of 0 dBm
-40dBm LO Leakage at RF
Single Supply Operation: 5 V @ 80 mA
Adjustable Bias for Low Power Operation
Exposed Paddle 4 x 4 mm, 24 Lead LFCSP Package

#### **APPLICATIONS**

Cellular Base Station Receivers Radio Link Downconverters Broadband Block Conversion Instrumentation

#### **GENERAL DESCRIPTION**

The ADL5801 utilizes a high linearity doubly balanced active mixer core with integrated LO buffer amplifier to provide high dynamic range frequency conversion from 10MHz to 6GHz. The mixer benefits from a proprietary linearization architecture which provides enhanced IP3 performance when subject to high input levels. A bias adjust feature allows the input linearity, SSB Noise Figure, and DC current to be optimized using a single control pin. An optional input power detector is provided for adaptive bias control. The high input linearity allows the device to be used in demanding cellular applications where in-band blocking signals may otherwise result in degradation in dynamic performance. Employing the adaptive bias feature allows the part to provide high IP3 performance when presented with large blocking signals. When blockers are removed the ADL5801 can automatically bias down to provide low noise figure and low power consumption.



Figure 1. Functional Block Diagram

The balanced active mixer arrangement provides superb LO to RF and LO to IF leakage, typically better than -40dBm. The IF outputs are internally terminated to a 200- $\Omega$  source impedance and provide a typical voltage conversion gain of 7.5dB when loaded into a 200- $\Omega$  load. The broad frequency range of the open-collector IF outputs allows the ADL5801 to be applied as an up-converter for various transmit applications.

The ADL5801 is fabricated using a SiGe high performance IC process. The device is available in a compact 4mm x 4mm 24-lead LFCSP package and operates over a  $-40^{\circ}$ C to  $+85^{\circ}$ C temperature range. An evaluation board is also available.

#### REV. PrB

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies.

## **ADL5801—Specifications**

Table 1.  $V_S = 5 \text{ V}$ ,  $T_A = 25 ^{\circ}\text{C}$ ,  $f_{RF} = 900 \text{ MHz}$ ,  $f_{LO} = 703 \text{ MHz}$ , LO power = 0 dBm,  $Z_O = 50 \Omega$ , ADJ = 3.8 V, unless otherwise noted

| Parameter                       | Conditions                                                                                                                                | Min | Тур     | Max  | Unit |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----|---------|------|------|
| RF INPUT INTERFACE              |                                                                                                                                           |     |         |      |      |
| Return Loss                     | Tunable to >20dB over a limited bandwidth                                                                                                 |     | 23      |      | dB   |
| Input Impedance                 |                                                                                                                                           |     | 50      |      | Ω    |
| RF Frequency Range              |                                                                                                                                           | 10  |         | 6000 | MHz  |
| OUTPUT INTERFACE                |                                                                                                                                           |     |         |      |      |
| Output Impedance                | Differential impedance, f = 200 MHz                                                                                                       |     | 200     |      | Ω    |
| IF Frequency Range              | Can be matched externally to 3000MHz                                                                                                      | LF  |         | 600  | MHz  |
| without external matching       |                                                                                                                                           |     |         |      |      |
| DC Bias Voltage <sup>1</sup>    |                                                                                                                                           |     | $V_{S}$ |      | ٧    |
| LO INTERFACE                    |                                                                                                                                           |     |         |      |      |
| LO Power                        |                                                                                                                                           | -6  | 0       | +6   | dBm  |
| Return Loss                     |                                                                                                                                           |     | 20      |      | dB   |
| Input Impedance                 |                                                                                                                                           |     | 50      |      | Ω    |
| LO Frequency Range              |                                                                                                                                           | 25  |         | 6000 | MHz  |
| DYNAMIC PERFORMANCE             |                                                                                                                                           |     |         |      |      |
| Power Conversion Gain           | Excluding Transformer and PCB Losses                                                                                                      |     | 1.5     |      | dB   |
| Voltage Conversion Gain         | $Z_{\text{SOURCE}} = 50\Omega$ , Differential $Z_{\text{LOAD}} = 200\Omega$ Differential                                                  |     | 7.8     |      | dB   |
| SSB Noise Figure                |                                                                                                                                           |     | 12      |      | dB   |
| SSB Noise Figure Under-Blocking | +10dBm Blocker present +/-3MHz from wanted<br>RF input, LO source filtered                                                                |     | 20      |      | dB   |
| Input Third Order Intercept     | $f_{\text{RF1}} = 900 \text{ MHz}, f_{\text{RF2}} = 901 \text{ MHz}, f_{\text{LO}} = 703 \text{ MHz}, \\ each \text{ RF tone at -10 dBm}$ |     | 28      |      | dBm  |
| Input Second Order Intercept    | $f_{RF1} = 900 \text{ MHz}, f_{RF2} = 950 \text{ MHz}, f_{LO} = 703 \text{ MHz}, \\ each \text{ RF tone at -10 dBm}$                      |     | 66      |      | dBm  |
| Input 1 dB Compression Point    |                                                                                                                                           |     | 12.5    |      | dBm  |
| LO to IF Output Leakage         | Unfiltered IF Output                                                                                                                      |     | -31     |      | dBm  |
| LO to RF Input Leakage          |                                                                                                                                           |     | -31     |      | dBm  |
| RF to IF Output Isolation       | Unfiltered IF Output                                                                                                                      |     | -36     |      | dB   |
| IF/2 Spurious                   | -10 dBm Input Power                                                                                                                       |     | -65     |      | dBc  |
| POWER INTERFACE                 |                                                                                                                                           |     | _       | _    |      |
| Supply Voltage                  |                                                                                                                                           | 4.5 | 5       | 5.5  | V    |
| Quiescent Current               | Resistor Programmable                                                                                                                     |     | 135     |      | mA   |

 $<sup>^{1}</sup>$  Supply voltage should be applied from external circuit through choke inductors or IF Transformer center tap.

### **ABSOLUTE MAXIMUM RATINGS**

#### Table 2.

| Parameter                                    | Rating          |
|----------------------------------------------|-----------------|
| Supply Voltage VPRF, VPLO, VPDT              | 5.5 V           |
| ENBL, ADJ, DETO                              | TBD             |
| RF Input Power RFOP, RFON                    | TBD             |
| Internal Power Dissipation                   | TBD             |
| $\theta_{JA}$ (Exposed Paddle Soldered Down) | TBD             |
| $\theta_{JC}$ (At Exposed Paddle)            | TBD             |
| Maximum Junction Temperature                 | TBD             |
| Operating Temperature Range                  | −40°C to +85°C  |
| Storage Temperature Range                    | −65°C to +150°C |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration

**Table 3. Pin Function Descriptions** 

| Pin No.     | Mnemonic   | Function                                                                                                                                                                                                                                                                                            |
|-------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2, 5, 6, | GND        | Device Common (DC Ground).                                                                                                                                                                                                                                                                          |
| 8,12,14,    |            |                                                                                                                                                                                                                                                                                                     |
| 17, 19, 23  |            |                                                                                                                                                                                                                                                                                                     |
| 3, 4        | LOIP, LOIN | Differential LO input terminals. Internally matched to $50\Omega$ . Must be ac-coupled.                                                                                                                                                                                                             |
| 7, 24       | VPLO       | Positive Supply Voltage for LO system.                                                                                                                                                                                                                                                              |
| 9           | ENBL       | Device Enable. Pull high to disable the device, pull low to enable.                                                                                                                                                                                                                                 |
| 10          | ADJ        | IP3 Bias Adjustment. The voltage presented to the ADJ pin sets the internal bias of the mixer core and allows for adaptive control of the IIP3 and NF characteristics of the mixer core.                                                                                                            |
| 11          | DETO       | Detector Output. DETO pin should be loaded with a capacitor to ground. The developed voltage is proportional to the RMS input level. By connecting the DETO output voltage to the ADJ input pin the part will auto bias and increase IP3 performance when presented with large signal input levels. |
| 13          | VPDT       | Positive Supply Voltage for Detector.                                                                                                                                                                                                                                                               |
| 15, 16      | RFIP, RFIN | Differential RF input terminal. Internally matched to $50\Omega$ differential input impedance. Must be ac-coupled.                                                                                                                                                                                  |
| 18          | VPRF       | Positive Supply Voltage for RF Input system.                                                                                                                                                                                                                                                        |
| 21,20       | IFOP, IFON | Differential IF Output terminals. Need to apply bias through pull-up choke inductors or center tap of the IF transfomer.                                                                                                                                                                            |
| 22          | NC         | Not Connected.                                                                                                                                                                                                                                                                                      |

### TYPICAL PERFORMANCE CHARACTERISTICS

 $V_S = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ , ADJ = 3.8V as measured using typical circuit schematic unless otherwise noted.



Figure 3. Conversion Gain versus RF Frequency



Figure 4. IIP3 versus RF Frequency



Figure 5. IP1dB versus RF Frequency



Figure 6. Single-Sideband NF versus RF Frequency



Figure 8. LO to RF Leakage versus LO Frequency



Figure 9. Supply Current versus RF Power with

Detector Looped to ISET

## **EVALUATION BOARD SCHEMATIC**



Figure 10. Evaluation Board Schematic.

**Table 4. Eval Board Configuration** 

| Components                                                | Function                                                                                                                                                                                                                                                                                                                       | Default Conditions                                                                                                              |
|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| C2, C3, C6, C7, C10, C11                                  | Power Supply Decoupling. Nominal supply decoupling consists a 0.1 $\mu$ F capacitor to ground in parallel with 100pF capacitors to ground positioned as close to the device as possible. Series resistors are provided for enhanced supply decoupling using optional ferrite chip inductors.                                   | C2, C6, C10, C11 = 0.1 µF (size 0402)<br>C3, C7 = 100 pF (size 0402)                                                            |
| C8, C9, L4, L5, R8, R12, T3,<br>T6, T9, RF                | RF Input Interfaces. Input channels are ac-coupled through C18 and C9. R8 and R11 provide the options when additional matching is needed. T3 is a 1:1 balun used to interface to the $50-\Omega$ differential inputs. T6 and T9 provides the options when high frequency baluns are used and require smaller balun footprints. | C8, C9 = 100 pF (size 0402)<br>L4, L5, R12 = 0 $\Omega$ (size 0402)<br>R8 = OPEN (size 0402)<br>T3 = TC1-1-13M+ (Mini-Circuits) |
| C13, C19, C20, C50, L1, L2,<br>L3, R2, R3, R11, R13, R50, | IF Output Interfaces. The 200- $\Omega$ open collector IF output interfaces are biased through the center tap of a 4:1 impedance transformer at                                                                                                                                                                                | C13 = OPEN (size 0402)<br>C19, C20 = 100 pF (size 0402)                                                                         |

| T1, T5, T8, IF                      | T1. C50 provides local bypassing with R50 available for additional supply bypassing. L1 and L2 provide the options when pull-up choke inductors are used to bias the open-collector outputs. C13, L3, R2 and R3 are provided for IF filtering and matching options. T5 and T8 provides the options when high frequency baluns are used and require smaller balun footprints. | C50 = 0.1 $\mu$ F (size 0402)<br>L1, L2 = OPEN (size 0805)<br>L3 = OPEN (size 0402)<br>R2, R3, R13, R50 = 0 $\Omega$ (size 0402)<br>R11 = OPEN (size 0402)<br>T1 = TC4-1W+ (Mini-Circuits) |  |
|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| C4, C5, R14, R16, T2, T4,<br>T7, LO | LO Interface. C4 and C5 provide ac-coupling for the local oscillator input. T2 is a 1:1 balun to allow single-ended interfacing to the differential $50$ - $\Omega$ local oscillator input. R1 and R4 provide the options when additional matching is needed. T4 and T7 provides the options when high frequency baluns are used and require smaller balun footprints.       | C4, C5 = 100 pF (size 0402)<br>R14 = 0 $\Omega$ (size 0402)<br>R16 = OPEN (size 0402)<br>T2 = TC1-1-13M+ (Mini-Circuits)                                                                   |  |
| C1, C12, R7, DETO                   | DETO Interface. C1 and C12 provide decoupling for pin DETO. R7 provide the access to pin ADJ when automatic IP3 control is needed.                                                                                                                                                                                                                                           | C1 = 0.1 µF (size 0603)<br>C12 = 100 pF (size 0402)<br>R7 = OPEN (size 0402)                                                                                                               |  |
| R9, R10, ADJ                        | ADJ Bias Control. C17 and C18 provide decoupling for pin ADJ. R9 and R10 form an optional resistor divider network between VCC and GND, allowing for a fixed bias setting. Supplying 3.8 V at the ADJ pin is suggested when DETO pin is not connected for automatic IP3 control.                                                                                             | C17 = 100 pF (size 0402)<br>C18 = 0.1 µF (size 0603)<br>R9, R10 = OPEN (size 0402)                                                                                                         |  |

### **OUTLINE DIMENSIONS**



#### 24-Lead Lead Frame Chip Scale Package [LFCSP\_VQ] 4 x 4 mm Body, Very Thin Quad (CP-24-3)

Dimensions shown in millimeters



#### COMPLIANT TO JEDEC STANDARDS MO-220-VGGD-8

Figure 11. 24-Lead Lead Frame Chip Scale Package [LFCSP\_VQ] 4mm × 4mm Body, Very Thin Quad (CP-24-3) Dimensions shown in millimeters

#### **ORDERING GUIDE**

|                             | Temperature    |                                                  | Package |          | Transport             |
|-----------------------------|----------------|--------------------------------------------------|---------|----------|-----------------------|
| Models                      | Range          | Package Description                              | Option  | Branding | <b>Media Quantity</b> |
| ADL5801XCPZ-R7 <sup>1</sup> | -40°C to +85°C | 24-Lead Lead Frame Chip Scale Package [LFCSP_VQ] | CP-24-3 | TBD      | TBD, Reel             |
| ADL5801-EVALZ               |                | Evaluation Board                                 |         |          | 1                     |

 $<sup>^{1}</sup>Z = Pb$ -free part.