# Multiformat Video Encoder Six 14-Bit Noise Shaped Video DACs **ADV7344** #### **FEATURES** 74.25 MHz 20-/30-bit high definition input support Compliant with SMPTE 274M (1080i), 296M (720p), and 240M (1035i) 6 Noise Shaped Video® (NSV) 14-bit video DACs 16× (216 MHz) DAC oversampling for SD 8× (216 MHz) DAC oversampling for ED 4× (297 MHz) DAC oversampling for HD 37 mA maximum DAC output current NTSC M, PAL B/D/G/H/I/M/N, PAL 60 support NTSC and PAL square pixel operation (24.54 MHz/29.5 MHz) Multiformat video input support 4:2:2 YCrCb (SD, ED, and HD) 4:4:4 YCrCb (ED and HD) 4:4:4 RGB (SD, ED, and HD) Multiformat video output support Composite (CVBS) and S-Video (Y-C) Component YPrPb (SD, ED, and HD) Component RGB (SD, ED, and HD) Macrovision Rev 7.1.L1 (SD) and Rev 1.2 (ED) compliant Simultaneous SD and ED/HD operation **EIA/CEA-861B compliance support** Copy generation management system (CGMS) Closed captioning and wide screen signaling (WSS) Integrated subcarrier locking to external video source Complete on-chip video timing generator On-chip test pattern generation On-board voltage reference (optional external input) **Programmable features** Luma and chroma filter responses Vertical blanking interval (VBI) Subcarrier frequency (Fsc) and phase Luma delay High definition (HD) programmable features (720p/1080i/1035i) 4× oversampling (297 MHz) Internal test pattern generator Color and black bar, hatch, flat field/frame Fully programmable YCrCb to RGB matrix **Gamma correction** Programmable adaptive filter control Programmable sharpness filter control CGMS (720p/1080i) and CGMS Type B (720p/1080i) Dual data rate (DDR) input support Enhanced definition (ED) programmable features (525p/625p) 8× oversampling (216 MHz output) Internal test pattern generator Color and black bar, hatch, flat field/frame Individual Y and PrPb output delay **Gamma correction** Programmable adaptive filter control Fully programmable YCrCb to RGB matrix **Undershoot limiter** Macrovision Rev 1.2 (525p/625p) CGMS (525p/625p) and CGMS Type B (525p) Dual data rate (DDR) input support Standard definition (SD) programmable features 16× oversampling (216 MHz) Internal test pattern generator Color and black bar Controlled edge rates for start and end of active video Individual Y and PrPb output delay **Undershoot limiter** **Gamma correction** Digital noise reduction (DNR) Multiple chroma and luma filters Luma-SSAF filter with programmable gain/attenuation PrPb SSAF Separate pedestal control on component and composite/S-Video output VCR FF/RW sync mode **Macrovision Rev 7.1.L1** Copy generation management system (CGMS) Wide screen signaling (WSS) **Closed captioning** Serial MPU interface with I<sup>2</sup>C compatibility 3.3 V analog operation 1.8 V digital operation 1.8 V or 3.3 V I/O operation Temperature range: -40°C to +85°C #### **APPLICATIONS** **DVD recorders and players** **High definition Blu-ray DVD players** Protected by U.S. Patent Numbers 5,343,196 and 5,442,355 and other intellectual property rights. Protected by U.S. Patent Numbers 4,631,603, 4,577,216, 4,819,098 and other intellectual property rights. # **TABLE OF CONTENTS** | Features 1 | |----------------------------------------------------------------------------| | Applications | | Revision History 3 | | General Description4 | | Functional Block Diagram5 | | Specifications6 | | Power Supply and Voltage Specifications6 | | Voltage Reference Specifications | | Input Clock Specifications6 | | Analog Output Specifications | | Digital Input/Output Specifications—3.3 V | | Digital Input/Output Specifications—1.8 V | | Digital Timing Specifications—3.3 V | | Digital Timing Specifications—1.8 V9 | | MPU Port Timing Specifications | | Power Specifications | | Video Performance Specifications | | Timing Diagrams12 | | Absolute Maximum Ratings19 | | Thermal Resistance | | ESD Caution | | Pin Configuration and Function Descriptions20 | | Typical Performance Characteristics | | MPU Port Description | | I <sup>2</sup> C Operation | | Register Map Access | | Register Programming 29 | | Subaddress Register (SR7 to SR0) | | Input Configuration47 | | Standard Definition Only47 | | Enhanced Definition/High Definition Only49 | | Simultaneous Standard Definition and Enhanced Definition/High Definition49 | | Enhanced Definition Only (at 54 MHz)50 | | Output Configuration51 | | Design Features52 | | Output Oversampling | | ED/HD Nonstandard Timing Mode52 | | HD Interlace External P_HSYNC and P_VSYNC Considerations | | | ED/HD Timing Reset | 53 | |---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------| | | SD Subcarrier Frequency Lock, Subcarrier Phase Reset, and Timing Reset | 53 | | | SD VCR FF/RW Sync | 54 | | | Vertical Blanking Interval | 55 | | | SD Subcarrier Frequency Control | 55 | | | SD Noninterlaced Mode | 55 | | | SD Square Pixel Mode | 55 | | | Filters | 56 | | | ED/HD Test Pattern Color Controls | 57 | | | Color Space Conversion Matrix | 58 | | | SD Luma and Color Scale Control | 59 | | | SD Hue Adjust Control | 59 | | | SD Brightness Detect | 60 | | | SD Brightness Control | 60 | | | SD Input Standard Autodetection | 60 | | | Double Buffering | 61 | | | Programmable DAC Gain Control | 61 | | | Gamma Correction | 61 | | | ED/HD Sharpness Filter and Adaptive Filter Controls | 63 | | | | | | | ED/HD Sharpness Filter and Adaptive Filter Application Examples | 64 | | | 1 11 | | | | Examples | 65 | | | Examples | 65<br>67 | | | Examples | 65 67 68 | | | Examples | . 65<br>. 67<br>. 68<br>. 69 | | | Examples | 65<br>67<br>68<br>69 | | | Examples | . 65<br>. 67<br>. 68<br>. 69<br>. 69 | | | Examples | 65<br>67<br>68<br>69<br>69<br>69 | | | Examples | 65<br>67<br>68<br>69<br>69<br>69 | | | Examples | 65<br>67<br>68<br>69<br>69<br>69<br>69 | | P | Examples SD Digital Noise Reduction SD Active Video Edge Control External Horizontal and Vertical Synchronization Control Low Power Mode Cable Detection DAC Autopower-Down Sleep Mode Pixel and Control Port Readback Reset Mechanism | 65<br>67<br>68<br>69<br>69<br>69<br>69<br>69 | | P | Examples | 65<br>67<br>68<br>69<br>69<br>69<br>69<br>69 | | Ρ | Examples | 65<br>67<br>68<br>69<br>69<br>69<br>69<br>71<br>71 | | Ρ | Examples | 65<br>67<br>68<br>69<br>69<br>69<br>69<br>71<br>71 | | Ρ | Examples | 65<br>67<br>68<br>69<br>69<br>69<br>69<br>71<br>71<br>71 | | Р | Examples | 65<br>67<br>68<br>69<br>69<br>69<br>69<br>71<br>71<br>71<br>71 | | Copy Generation Management System | 75 | Video Output Levels | 87 | |---------------------------------------------------|----------|---------------------------------------------------------|-----| | SD CGMS | 75 | SD YPrPb Output Levels—SMPTE/EBU N10 | 87 | | ED CGMS | 75 | ED/HD YPrPb Output Levels | 88 | | HD CGMS | 75 | SD/ED/HD RGB Output Levels | 89 | | CGMS CRC Functionality | 75 | SD Output Plots | | | SD Wide Screen Signaling | | Video Standards | | | SD Closed Captioning | | Configuration Scripts | | | Internal Test Pattern Generation | | | | | | | Standard Definition | | | SD Test Patterns | 80 | Enhanced Definition | | | ED/HD Test Patterns | 80 | High Definition | 101 | | SD Timing | 81 | Outline Dimensions | 105 | | HD Timing | 86 | Ordering Guide | 105 | | REVISION HISTORY | | | | | 3/09—Rev. 0 to Rev. A | | Added Table 34 | 46 | | Changes to Features Section | 1 | Changes to Standard Definition Only Section | 47 | | Deleted Detailed Features Section, Changes to Tab | le 14 | Added Figure 52 | | | Changes to Figure 1 | | Changes to Figure 56 | 50 | | Changes to Table 6 | | Renamed Features Section to Design Features Section | | | Added Digital Input/Output Specifications—1.8 V | | Changes to ED/HD Nonstandard Timing Mode Section | 52 | | Table 7 | | Added HD Interlace External P_HSYNC and P_VSYNC | | | Changes to Digital Timing Specifications—3.3 V S | | Considerations Section | 53 | | Table 8 | | Changes to SD Subcarrier Frequency Lock, Subcarrier Pha | | | Added Table 9 | | Reset, and Timing Reset Section | 53 | | Changes to MPU Port Timing Specifications Section | | Changes to Subaddress 0x8C to Subaddress 0x8F Section. | 55 | | Default Conditions | | Changes to Programming the F <sub>SC</sub> Section | 55 | | Added Power Specifications Section, Default Cond | itions10 | Changes to Subaddress 0x82, Bit 4 Section | 55 | | Added Video Performance Specifications, Default | | Added SD Manual CSC Matrix Adjust Feature Section | | | Conditions | | Changes to Subaddress 0x9C to Subaddress 0x9F Section. | | | Changes to Table 13 | | Changes to SD Brightness Detect Section | | | Changes to Table 15 | | Changes to Figure 70 | | | Changes to MPU Port Description Section | | Added Sleep Mode Section | | | Changes to I <sup>2</sup> C Operation Section | | Changes to Pixel and Control Port Readback Section | | | Added Table 16 | | Added SD Teletext Insertion Section | | | Changes to Table 17 | | Added Unused Pins Section | | | Changes to Table 18 | | Added Figure 85 and Figure 86 | | | Changes to Table 21, 0x30 Bit Description | | Changes to Power Supply Sequencing Section | | | Changes to Table 22, 0x31, Bit Description | | Changes to Figure 93 | | | Changes to Table 23 | | Changes to SD Wide Screen Signaling Section | | | Changes to Table 29 | | Changes to Internal Test Pattern Generation Section | | | Changes to Table 30 | | Changes to SD Timing, Mode 0 (CCIR-656)—Slave Option | | | Changes to Table 31 | | (Subaddress 0x8A = XXXXX000) Section | | | Changes to Table 32 | | Added Configuration Scripts Section | 93 | | Added Table 33 | 45 | | | 10/06—Revision 0: Initial Version #### **GENERAL DESCRIPTION** The ADV7344 is a high speed, digital-to-analog video encoder in a 64-pin LQFP package. Six high speed, NSV, 3.3 V, 14-bit video DACs provide support for composite (CVBS), S-Video (YC), and component (YPrPb/RGB) analog outputs in standard definition (SD), enhanced definition (ED), or high definition (HD) video formats. The ADV7344 has a 30-bit pixel input port that can be configured in a variety of ways. SD video formats are supported over an SDR interface and ED/HD video formats are supported over SDR and DDR interfaces. Pixel data can be supplied in either the YCrCb or RGB color space. The ADV7344 also supports embedded EAV/SAV timing codes, external video synchronization signals, and I<sup>2</sup>C\* communication protocol. In addition, simultaneous SD and ED/HD input and output is supported. Full-drive DACs ensure that external output buffering is not required, while 216 MHz (SD and ED) and 297 MHz (HD) oversampling ensures that external output filtering is not required. Cable detection and DAC autopower-down features keep power consumption to a minimum. Table 1 lists the video standards directly supported by the ADV7344. Table 1. Standards Directly Supported by the ADV7344<sup>1</sup> | Table 1. Standards Directly Supported by the AD 17544 | | | | | | | | | | |-------------------------------------------------------|-------------------------------|---------------------------|----------------------|----------------------|--|--|--|--|--| | Active<br>Resolution | on I/P <sup>2</sup> Rate (Hz) | | Clock Input<br>(MHz) | Standard | | | | | | | 720 × 240 | Р | 59.94 | 27 | | | | | | | | 720 × 288 | Р | 50 | 27 | | | | | | | | 720 × 480 | Ī | 29.97 | 27 | ITU-R<br>BT.601/656 | | | | | | | 720 × 576 | 1 | 25 | 27 | ITU-R<br>BT.601/656 | | | | | | | 640 × 480 | I | 29.97 | 24.54 | NTSC Square<br>Pixel | | | | | | | 768 × 576 | I | 25 | 29.5 | PAL Square<br>Pixel | | | | | | | $720 \times 483$ | Р | 59.94 | 27 | SMPTE 293M | | | | | | | $720 \times 483$ | Р | 59.94 | 27 | BTA T-1004 | | | | | | | $720 \times 483$ | Р | 59.94 | 27 | ITU-R BT.1358 | | | | | | | $720 \times 576$ | Р | 50 | 27 | ITU-R BT.1358 | | | | | | | $720 \times 483$ | Р | 59.94 | 27 | ITU-R BT.1362 | | | | | | | $720 \times 576$ | Р | 50 | 27 | ITU-R BT.1362 | | | | | | | $1920 \times 1035$ | I | 30 | 74.25 | SMPTE 240M | | | | | | | $1920 \times 1035$ | I | 29.97 | 74.1758 | SMPTE 240M | | | | | | | 1280 × 720 | Р | 60, 50, 30,<br>25, 24 | 74.25 | SMPTE 296M | | | | | | | 1280 × 720 | P | 23.97,<br>59.94,<br>29.97 | 74.1758 | SMPTE 296M | | | | | | | $1920 \times 1080$ | I | 30, 25 | 74.25 | SMPTE 274M | | | | | | | $1920 \times 1080$ | 1 | 29.97 | 74.1758 | SMPTE 274M | | | | | | | $1920 \times 1080$ | Р | 30, 25, 24 | 74.25 | SMPTE 274M | | | | | | | 1920 × 1080 | Р | 23.98,<br>29.97 | 74.1758 | SMPTE 274M | | | | | | | $1920 \times 1080$ | Р | 24 | 74.25 | ITU-R BT.709-5 | | | | | | <sup>&</sup>lt;sup>1</sup> Other standards are supported in the ED/HD nonstandard timing mode. $<sup>^{2}</sup>$ I = interlaced, P = progressive. # FUNCTIONAL BLOCK DIAGRAM SCL SDA ALSB SFL Figure 1. Rev. A | Page 5 of 108 ## **SPECIFICATIONS** #### **POWER SUPPLY AND VOLTAGE SPECIFICATIONS** All specifications $T_{\text{MIN}}$ to $T_{\text{MAX}}$ (-40°C to +85°C), unless otherwise noted. Table 2. | Parameter | Min | Тур | Max | Unit | |------------------------------|------|-------|-------|------| | SUPPLY VOLTAGES | | | | | | $V_{DD}$ | 1.71 | 1.8 | 1.89 | V | | $V_{DD\_IO}$ | 1.71 | 3.3 | 3.63 | V | | $PV_{DD}$ | 1.71 | 1.8 | 1.89 | V | | $V_{AA}$ | 2.6 | 3.3 | 3.465 | V | | POWER SUPPLY REJECTION RATIO | | 0.002 | | %/% | #### **VOLTAGE REFERENCE SPECIFICATIONS** All specifications $T_{MIN}$ to $T_{MAX}$ (-40°C to +85°C), unless otherwise noted. Table 3. | Parameter | Min | Тур | Max | Unit | |------------------------------------------------|-------|-------|------|------| | Internal Reference Range, V <sub>REF</sub> | 1.186 | 1.248 | 1.31 | V | | External Reference Range, V <sub>REF</sub> | 1.15 | 1.235 | 1.31 | V | | External V <sub>REF</sub> Current <sup>1</sup> | | ±10 | | μΑ | <sup>&</sup>lt;sup>1</sup> External current required to overdrive internal V<sub>REF</sub>. #### INPUT CLOCK SPECIFICATIONS $V_{\rm DD}$ = 1.71 V to 1.89 V, $PV_{\rm DD}$ = 1.71 V to 1.89 V, $V_{\rm AA}$ = 2.6 V to 3.465 V, $V_{\rm DD\_IO}$ = 1.71 V to 3.63 V. All specifications $T_{\rm MIN}$ to $T_{\rm MAX}$ (-40°C to +85°C), unless otherwise noted. Table 4. | Parameter | Conditions <sup>1</sup> | Min | Тур | Max | Unit | |---------------------------------------|-------------------------|-----|-------|-----|----------------------| | f <sub>CLKIN_A</sub> | SD/ED | | 27 | | MHz | | f <sub>clkin_a</sub> | ED (at 54 MHz) | | 54 | | MHz | | f <sub>clkin_a</sub> | HD | | 74.25 | | MHz | | f <sub>CLKIN_B</sub> | ED | | 27 | | MHz | | f <sub>CLKIN_B</sub> | HD | | 74.25 | | MHz | | CLKIN_A High Time, t <sub>9</sub> | | 40 | | | % of one clock cycle | | CLKIN_A Low Time, t <sub>10</sub> | | 40 | | | % of one clock cycle | | CLKIN_B High Time, t <sub>9</sub> | | 40 | | | % of one clock cycle | | CLKIN_B Low Time, t <sub>10</sub> | | 40 | | | % of one clock cycle | | CLKIN_A Peak-to-Peak Jitter Tolerance | | | 2 | | ±ns | | CLKIN_B Peak-to-Peak Jitter Tolerance | | | 2 | | ±ns | $<sup>^{1}</sup>$ SD = standard definition, ED = enhanced definition (525p/625p), HD = high definition. #### **ANALOG OUTPUT SPECIFICATIONS** $V_{DD}$ = 1.71 V to 1.89 V, $PV_{DD}$ = 1.71 V to 1.89 V, $V_{AA}$ = 2.6 V to 3.465 V, $V_{DD\_IO}$ = 1.71 V to 3.63 V, $V_{REF}$ = 1.235 V (driven externally). All specifications $T_{MIN}$ to $T_{MAX}$ (-40°C to +85°C), unless otherwise noted. Table 5. | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------------------------------|----------------------------------------------------|-----|------|-----|------| | Full Drive Output Current (Full-Scale) | $R_{SET} = 510 \Omega$ , $R_L = 37.5 \Omega$ | 33 | 34.6 | 37 | mA | | | DAC 1, DAC 2, DAC 3 enabled <sup>1</sup> | | | | | | | $R_{SET} = 510 \Omega$ , $R_L = 37.5 \Omega$ | 33 | 33.5 | 37 | mA | | | DAC 1 enabled only <sup>2</sup> | | | | | | Low-Drive Output Current (Full-Scale) <sup>3</sup> | $R_{SET} = 4.12 \text{ k}\Omega, R_L = 300 \Omega$ | 4.1 | 4.3 | 4.5 | mA | | DAC-to-DAC Matching | DAC 1 to DAC 6 | | 1.0 | | % | | Output Compliance, Voc | | 0 | | 1.4 | V | | Output Capacitance, Cout | DAC 1, DAC 2, DAC 3 | | 10 | | pF | | | DAC 4, DAC 5, DAC 6 | | 6 | | pF | | Analog Output Delay⁴ | DAC 1, DAC 2, DAC 3 | | 8 | | ns | | | DAC 4, DAC 5, DAC 6 | | 6 | | ns | | DAC Analog Output Skew | DAC 1, DAC 2, DAC 3 | | 2 | | ns | | | DAC 4, DAC 5, DAC 6 | | 1 | | ns | $<sup>^{1}</sup>$ Applicable to full-drive capable DACs only, that is, DAC 1, DAC 2, DAC 3. #### **DIGITAL INPUT/OUTPUT SPECIFICATIONS—3.3 V** $V_{\rm DD}$ = 1.71 V to 1.89 V, $PV_{\rm DD}$ = 1.71 V to 1.89 V, $V_{\rm AA}$ = 2.6 V to 3.465 V, $V_{\rm DD\_IO}$ = 2.97 V to 3.63 V. All specifications $T_{\rm MIN}$ to $T_{\rm MAX}$ (-40°C to +85°C), unless otherwise noted. Table 6. | Parameter | Conditions | Min | Тур | Max | Unit | | |----------------------------------------|-----------------------------------------|-----|-----|------|------|--| | Input High Voltage, V <sub>IH</sub> | | 2.0 | | | V | | | Input Low Voltage, V <sub>IL</sub> | | | | 0.8 | V | | | Input Leakage Current, I <sub>IN</sub> | $V_{IN} = V_{DD\_IO}$ | | | ±10 | μΑ | | | Input Capacitance, C <sub>IN</sub> | | | 4 | | pF | | | Output High Voltage, V <sub>OH</sub> | $I_{SOURCE} = 400 \mu A$ | 2.4 | | | V | | | Output Low Voltage, Vol | $I_{SINK} = 3.2 \text{ mA}$ | | | 0.4 | V | | | Three-State Leakage Current | $V_{IN} = 0.4 \text{ V}, 2.4 \text{ V}$ | | | ±1.0 | μΑ | | | Three-State Output Capacitance | | | 4 | | pF | | #### **DIGITAL INPUT/OUTPUT SPECIFICATIONS—1.8 V** $V_{DD}$ = 1.71 V to 1.89 V, $PV_{DD}$ = 1.71 V to 1.89 V, $V_{AA}$ = 2.6 V to 3.465 V, $V_{DD\_IO}$ = 1.71 V to 1.89 V. All specifications $T_{MIN}$ to $T_{MAX}$ (-40°C to +85°C), unless otherwise noted. Table 7. | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------|-----------------------------|------------------------|-----|------------------------|------| | Input High Voltage, V <sub>IH</sub> | | 0.7 V <sub>DD_IO</sub> | | | V | | Input Low Voltage, V <sub>IL</sub> | | | | $0.3V_{\text{DD\_IO}}$ | V | | Input Capacitance, C <sub>IN</sub> | | | 4 | | pF | | Output High Voltage, V <sub>OH</sub> | $I_{SOURCE} = 400 \mu A$ | $V_{DD\_IO} - 0.4$ | | | V | | Output Low Voltage, Vol | $I_{SINK} = 3.2 \text{ mA}$ | | | 0.4 | V | | Three-State Output Capacitance | | | 4 | | pF | <sup>&</sup>lt;sup>2</sup> The recommended method of bringing this typical value back to the ideal value is by adjusting Register 0x0B to the recommended value of 0x12. <sup>&</sup>lt;sup>3</sup> Applicable to all DACs. Output delay measured from the 50% point of the rising edge of the input clock to the 50% point of the DAC output full-scale transition. #### **DIGITAL TIMING SPECIFICATIONS—3.3 V** $V_{\text{DD}} = 1.71 \text{ V to } 1.89 \text{ V}, PV_{\text{DD}} = 1.71 \text{ V to } 1.89 \text{ V}, V_{\text{AA}} = 2.6 \text{ V to } 3.465 \text{ V}, V_{\text{DD\_IO}} = 2.97 \text{ V to } 3.63 \text{ V}.$ All specifications $T_{MIN}$ to $T_{MAX}$ (-40°C to +85°C), unless otherwise noted. Table 8. | Parameter | Conditions <sup>1</sup> | Min | Тур | Max | Unit | |----------------------------------------------------------|----------------------------------------|-----|-----|--------------|--------------| | VIDEO DATA AND VIDEO CONTROL PORT <sup>2, 3</sup> | | | | | | | Data Input Setup Time, t <sub>11</sub> <sup>4</sup> | SD | 2.1 | | | ns | | | ED/HD-SDR | 2.3 | | | ns | | | ED/HD-DDR | 2.3 | | | ns | | | ED (at 54 MHz) | 1.7 | | | ns | | Data Input Hold Time, t <sub>12</sub> <sup>4</sup> | SD | 1.0 | | | ns | | | ED/HD-SDR | 1.1 | | | ns | | | ED/HD-DDR | 1.1 | | | ns | | | ED (at 54 MHz) | 1.0 | | | ns | | Control Input Setup Time, t <sub>11</sub> <sup>4</sup> | SD | 2.1 | | | ns | | | ED/HD-SDR or ED/HD-DDR | 2.3 | | | ns | | | ED (at 54 MHz) | 1.7 | | | ns | | Control Input Hold Time, t <sub>12</sub> <sup>4</sup> | SD | 1.0 | | | ns | | | ED/HD-SDR or ED/HD-DDR | 1.1 | | | ns | | | ED (at 54 MHz) | 1.0 | | | ns | | Control Output Access Time, t <sub>13</sub> <sup>4</sup> | SD | | | 12 | ns | | | ED/HD-SDR, ED/HD-DDR or ED (at 54 MHz) | | | 10 | ns | | Control Output Hold Time, t <sub>14</sub> <sup>4</sup> | SD | 4.0 | | | ns | | | ED/HD-SDR, ED/HD-DDR or ED (at 54 MHz) | 3.5 | | | ns | | PIPELINE DELAY <sup>5</sup> | | | | | | | SD <sup>1</sup> | | | | | | | CVBS/YC Outputs (2×) | SD oversampling disabled | | 68 | | Clock cycles | | CVBS/YC Outputs (16×) | SD oversampling enabled | | 67 | | Clock cycles | | Component Outputs (2×) | SD oversampling disabled | | 78 | | Clock cycles | | Component Outputs (16×) | SD oversampling enabled | | 84 | | Clock cycles | | ED <sup>1</sup> | | | | | | | Component Outputs (1×) | ED oversampling disabled | | 41 | | Clock cycles | | Component Outputs (8×) | ED oversampling enabled 46 | | | Clock cycles | | | HD <sup>1</sup> | | | | | | | Component Outputs (1×) | HD oversampling disabled | | 40 | | Clock cycles | | Component Outputs (4×) | HD oversampling enabled | | 44 | | Clock cycles | SD = standard definition, ED = enhanced definition (525p/625p), HD = high definition, SDR = single data rate, DDR = dual data rate. <sup>&</sup>lt;sup>2</sup> Video data: C[9:0], Y[9:0], and S[9:0]. <sup>&</sup>lt;sup>3</sup> Video control: P\_HSYNC, P\_VSYNC, P\_BLANK, S\_HSYNC, and S\_VSYNC. <sup>&</sup>lt;sup>4</sup> Guaranteed by characterization. <sup>5</sup> Guaranteed by design. #### **DIGITAL TIMING SPECIFICATIONS—1.8 V** $V_{\text{DD}} = 1.71 \text{ V to } 1.89 \text{ V}, PV_{\text{DD}} = 1.71 \text{ V to } 1.89 \text{ V}, V_{\text{AA}} = 2.6 \text{ V to } 3.465 \text{ V}, V_{\text{DD\_IO}} = 1.71 \text{ V to } 1.89 \text{ V}.$ All specifications $T_{MIN}$ to $T_{MAX}$ (-40°C to +85°C), unless otherwise noted. Table 9. | Parameter | Conditions <sup>1</sup> | Min | Тур | Max | Unit | |----------------------------------------------------------|----------------------------------------|-----|-----|--------------|--------------| | VIDEO DATA AND VIDEO CONTROL PORT <sup>2, 3</sup> | | | | | | | Data Input Setup Time, t <sub>11</sub> <sup>4</sup> | SD | 1.4 | | | ns | | | ED/HD-SDR | 1.9 | | | ns | | | ED/HD-DDR | 1.9 | | | ns | | | ED (at 54 MHz) | 1.6 | | | ns | | Data Input Hold Time, t <sub>12</sub> <sup>4</sup> | SD | 1.4 | | | ns | | | ED/HD-SDR | 1.5 | | | ns | | | ED/HD-DDR | 1.5 | | | ns | | | ED (at 54 MHz) | 1.3 | | | ns | | Control Input Setup Time, t <sub>11</sub> <sup>4</sup> | SD | 1.4 | | | ns | | | ED/HD-SDR or ED/HD-DDR | 1.2 | | | ns | | | ED (at 54 MHz) | 1.0 | | | ns | | Control Input Hold Time, t <sub>12</sub> <sup>4</sup> | SD | 1.4 | | | ns | | | ED/HD-SDR or ED/HD-DDR | 1.0 | | | ns | | | ED (at 54 MHz) | 1.0 | | | ns | | Control Output Access Time, t <sub>13</sub> <sup>4</sup> | SD | | | 13 | ns | | | ED/HD-SDR, ED/HD-DDR or ED (at 54 MHz) | | | 12 | ns | | Control Output Hold Time, t <sub>14</sub> <sup>4</sup> | SD | 4.0 | | | ns | | | ED/HD-SDR, ED/HD-DDR or ED (at 54 MHz) | 5.0 | | | ns | | PIPELINE DELAY <sup>5</sup> | | | | | | | SD <sup>1</sup> | | | | | | | CVBS/YC Outputs (2×) | SD oversampling disabled | | 68 | | Clock cycles | | CVBS/YC Outputs (16×) | SD oversampling enabled | | 67 | | Clock cycles | | Component Outputs (2×) | SD oversampling disabled | | 78 | | Clock cycles | | Component Outputs (16x) | SD oversampling enabled | | 84 | | Clock cycles | | ED <sup>1</sup> | | | | | | | Component Outputs (1×) | ED oversampling disabled | 41 | | Clock cycles | | | Component Outputs (8×) | ED oversampling enabled | | 46 | | Clock cycles | | HD <sup>1</sup> | | | | | | | Component Outputs (1×) | HD oversampling disabled | | 40 | | Clock cycles | | Component Outputs (4×) | HD oversampling enabled | | 44 | | Clock cycles | SD = standard definition, ED = enhanced definition (525p/625p), HD = high definition, SDR = single data rate, DDR = dual data rate. <sup>&</sup>lt;sup>2</sup> Video data: C[9:0], Y[9:0], and S[9:0]. <sup>&</sup>lt;sup>3</sup> Video control: P\_HSYNC, P\_VSYNC, P\_BLANK, S\_HSYNC, and S\_VSYNC. <sup>&</sup>lt;sup>4</sup> Guaranteed by characterization. <sup>5</sup> Guaranteed by design. #### MPU PORT TIMING SPECIFICATIONS $V_{DD} = 1.71~V~to~1.89~V,~PV_{DD} = 1.71~V~to~1.89~V,~V_{AA} = 2.6~V~to~3.465~V,~V_{DD\_IO} = 1.71~V~to~3.63~V.$ All specifications $T_{MIN}$ to $T_{MAX}$ ( $-40^{\circ}C$ to $+85^{\circ}C$ ), unless otherwise noted. Table 10. | Parameter | Conditions | Min Ty <sub>l</sub> | o Max | Unit | |----------------------------------------------|---------------|---------------------|-------|------| | MPU PORT, I <sup>2</sup> C MODE <sup>1</sup> | See Figure 19 | | | | | SCL Frequency | | 0 | 400 | kHz | | SCL High Pulse Width, t <sub>1</sub> | | 0.6 | | μs | | SCL Low Pulse Width, t <sub>2</sub> | | 1.3 | | μs | | Hold Time (Start Condition), t₃ | | 0.6 | | μs | | Setup Time (Start Condition), t4 | | 0.6 | | μs | | Data Setup Time, t₅ | | 100 | | ns | | SDA, SCL Rise Time, t <sub>6</sub> | | | 300 | ns | | SDA, SCL Fall Time, $t_7$ | | | 300 | ns | | Setup Time (Stop Condition), t <sub>8</sub> | | 0.6 | | μs | <sup>&</sup>lt;sup>1</sup> Guaranteed by characterization. #### **POWER SPECIFICATIONS** $V_{\rm DD} = 1.8 \ V, \ PV_{\rm DD} = 1.8 \ V, \ V_{\rm AA} = 3.3 \ V, \ V_{\rm DD\_IO} = 3.3 \ V, \ T_{\rm A} = 25 \ ^{\circ}C.$ Table 11. | Parameter | Conditions | Min Typ Max | Unit | |-----------------------------------|----------------------------------------------------|-------------|------| | NORMAL POWER MODE <sup>1, 2</sup> | | | | | $I_{DD}^3$ | SD only (16× oversampling) | 90 | mA | | | ED only (8× oversampling) <sup>4</sup> | 65 | mA | | | HD only (4× oversampling) <sup>4</sup> | 91 | mA | | | SD (16× oversampling) and ED (8× oversampling) | 95 | mA | | | SD (16× oversampling) and HD (4× oversampling) | 122 | mA | | I <sub>DD_IO</sub> | | 1 | mA | | I <sub>AA</sub> <sup>5</sup> | Three DACs enabled (ED/HD only) | 124 | mA | | | Six DACs enabled (SD only and simultaneous modes ) | 140 | mA | | I <sub>PLL</sub> | SD only, ED only, or HD only modes | 5 | mA | | | Simultaneous modes | 10 | mA | | SLEEP MODE | | | | | I <sub>DD</sub> | | 5 | μΑ | | IAA | | 0.3 | μA | | I <sub>DD_IO</sub> | | 0.2 | μA | | I <sub>PLL</sub> | | 0.1 | μA | $<sup>^{1}</sup>$ R<sub>SET1</sub> = 510 $\Omega$ (DAC 1, DAC 2 and DAC 3 operating in full-drive mode). R<sub>SET2</sub> = 4.12 k $\Omega$ (DAC 4, DAC 5, and DAC 6 operating in low drive mode). <sup>&</sup>lt;sup>2</sup> 75% color bar test pattern applied to pixel data pins. $<sup>^{3}\,\</sup>mbox{I}_{\mbox{\scriptsize DD}}$ is the continuous current required to drive the digital core. <sup>&</sup>lt;sup>4</sup> Applicable to both single data rate (SDR) and dual data rate (DDR) input modes. $<sup>^{5}</sup>$ I<sub>AA</sub> is the total current required to supply all DACs including the V<sub>REF</sub> circuitry. #### **VIDEO PERFORMANCE SPECIFICATIONS** $V_{\text{DD}} = 1.8 \text{ V}, PV_{\text{DD}} = 1.8 \text{ V}, V_{\text{AA}} = 3.3 \text{ V}, V_{\text{DD\_IO}} = 3.3 \text{ V}, T_{\text{A}} = 25 ^{\circ}\text{C}, V_{\text{REF}} \text{ driven externally}.$ Table 12. | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------------|-----------------------------------------------------------|-----|-------|-----|---------| | STATIC PERFORMANCE | | | | | | | Resolution | | | 14 | | Bits | | Integral Nonlinearity | $R_{SET1} = 510 \Omega, R_{L1} = 37.5 \Omega$ | | 3 | | LSBs | | | $R_{SET2} = 4.12 \text{ k}\Omega, R_{L2} = 300 \Omega$ | | 4 | | LSBs | | Differential Nonlinearity 1 +ve | $R_{SET1} = 510 \Omega, R_{L1} = 37.5 \Omega$ | | 1 | | LSBs | | | $R_{SET2} = 4.12 \text{ k}\Omega$ , $R_{L2} = 300 \Omega$ | | 3.2 | | LSBs | | Differential Nonlinearity <sup>1</sup> –ve | $R_{SET1} = 510 \Omega, R_{L1} = 37.5 \Omega$ | | 1.7 | | LSBs | | | $R_{SET2} = 4.12 \text{ k}\Omega$ , $R_{L2} = 300 \Omega$ | | 1.4 | | LSBs | | STANDARD DEFINTION (SD) MODE | | | | | | | Luminance Nonlinearity | | | 0.2 | | ±% | | Differential Gain | NTSC | | 0.2 | | % | | Differential Phase | NTSC | | 0.3 | | Degrees | | SNR | Luma ramp | | 64.5 | | dB | | SNR | Flat field full bandwidth | | 79.5 | | dB | | ENHANCED DEFINITION (ED) MODE | | | | | | | Luma Bandwidth | | | 12.5 | | MHz | | Chroma Bandwidth | | | 5.8 | | MHz | | HIGH DEFINITION (HD) MODE | | | | | | | Luma Bandwidth | | | 30 | | MHz | | Chroma Bandwidth | | | 13.75 | | MHz | <sup>&</sup>lt;sup>1</sup> Differential nonlinearity (DNL) measures the deviation of the actual DAC output voltage step from the ideal. For +ve DNL, the actual step value lies above the ideal step value. For -ve DNL, the actual step value lies below the ideal step value. # **TIMING DIAGRAMS** The following abbreviations are used in Figure 2 to Figure 13: - t<sub>9</sub> = clock high time - $t_{10} = clock low time$ - t<sub>11</sub> = data setup time - $t_{12}$ = data hold time - $t_{13}$ = control output access time - $t_{14}$ = control output hold time In addition, refer to Table 36 for the ADV7344 input configuration. \*SELECTED BY SUBADDRESS 0x01, BIT 7. Figure 2. SD Only, 8-/10-Bit, 4:2:2 YCrCb Pixel Input Mode (Input Mode 000) Figure 3. SD Only, 16-/20-Bit, 4:2:2 YCrCb Pixel Input Mode (Input Mode 000) Figure 4. SD Only, 24-/30-Bit, 4:4:4 RGB Pixel Input Mode (Input Mode 000) Figure 5. ED/HD-SDR Only, 16-/20-Bit, 4:2:2 YCrCb Pixel Input Mode (Input Mode 001) Figure 6. ED/HD-SDR Only, 24-/30-Bit, 4:4:4 YCrCb Pixel Input Mode (Input Mode 001) Figure 7. ED/HD-SDR Only, 24-/30-Bit, 4:4:4 RGB Pixel Input Mode (Input Mode 001) Figure 8. ED/HD-DDR Only, 8-/10-Bit, 4:2:2 YCrCb (HSYNC/VSYNC) Pixel Input Mode (Input Mode 010) Figure 9. ED/HD-DDR Only, 8-/10-Bit, 4:2:2 YCrCb (EAV/SAV) Pixel Input Mode (Input Mode 010) Figure 10. SD, ED/HD-SDR Input Mode, 16-/20-Bit, 4:2:2 ED/HD and 8-/10-Bit, SD Pixel Input Mode (Input Mode 011) Figure 11. SD, ED/HD-DDR Input Mode, 8-/10-Bit, 4:2:2 ED/HD and 8-/10-Bit, SD Pixel Input Mode (Input Mode 100) Figure 12. ED Only (at 54 MHz), 8-/10-Bit, 4:2:2 YCrCb (HSYNC/VSYNC) Pixel Input Mode (Input Mode 111) Figure 13. ED Only (at 54 MHz), 8-/10-Bit, 4:2:2 YCrCb (EAV/SAV) Pixel Input Mode (Input Mode 111) a AND b AS PER RELEVANT STANDARD. $\ensuremath{\text{c}}$ = PIPELINE DELAY. PLEASE REFER TO RELEVANT PIPELINE DELAY. THIS CAN BE FOUND IN THE DIGITAL TIMING SPECIFICATION SECTION OF THE DATA SHEET. A FALLING EDGE OF $\overline{\text{HSYNC}}$ INTO THE ENCODER GENERATES A SYNC FALLING EDGE ON THE OUTPUT AFTER A TIME EQUAL TO THE PIPELINE DELAY. Figure 14. ED-SDR, 16-/20-Bit, 4:2:2 YCrCb (HSYNC/VSYNC) Input Timing Diagram a = 32 CLOCK CYCLES FOR 525p a = 24 CLOCK CYCLES FOR 625p AS RECOMMENDED BY STANDARD b(MIN) = 244 CLOCK CYCLES FOR 525p b(MIN) = 264 CLOCK CYCLES FOR 625p c = PIPELINE DELAY. PLEASE REFER TO RELEVANT PIPELINE DELAY. THIS CAN BE FOUND IN THE DIGITAL TIMING SPECIFICATION SECTION OF THE DATA SHEET. A FALLING EDGE OF $\overline{\text{HSYNC}}$ INTO THE ENCODER GENERATES A SYNC FALLING EDGE ON THE OUTPUT AFTER A TIME EQUAL TO THE PIPELINE DELAY. Figure 15. ED-DDR, 8-/10-Bit, 4:2:2 YCrCb (HSYNC/VSYNC) Input Timing Diagram a AND b AS PER RELEVANT STANDARD. c = PIPELINE DELAY. PLEASE REFER TO RELEVANT PIPELINE DELAY. THIS CAN BE FOUND IN THE DIGITAL TIMING SPECIFICATION SECTION OF THE DATA SHEET. A FALLING EDGE OF $\overline{\text{HSYNC}}$ INTO THE ENCODER GENERATES A FALLING EDGE OF TRI-LEVEL SYNC ON THE OUTPUT AFTER A TIME EQUAL TO THE PIPELINE DELAY. Figure 16. HD-SDR, 16-/20-Bit, 4:2:2 YCrCb (HSYNC/VSYNC) Input Timing Diagram a AND b AS PER RELEVANT STANDARD. ${\tt c}$ = PIPELINE DELAY. PLEASE REFER TO RELEVANT PIPELINE DELAY. THIS CAN BE FOUND IN THE DIGITAL TIMING SPECIFICATION SECTION OF THE DATA SHEET. A FALLING EDGE OF $\overline{\text{HSYNC}}$ Into the encoder generates a falling edge of tri-level sync on the output after a time equal to the pipeline delay. Figure 17. HD-DDR, 8-/10-Bit, 4:2:2 YCrCb (HSYNC/VSYNC) Input Timing Diagram Figure 18. SD Input Timing Diagram (Timing Mode 1) Figure 19. MPU Port Timing Diagram (I<sup>2</sup>C Mode) #### **ABSOLUTE MAXIMUM RATINGS** Table 13. | Parameter <sup>1</sup> | Rating | |---------------------------------------------|------------------------------------------------| | V <sub>AA</sub> to AGND | -0.3 V to +3.9 V | | V <sub>DD</sub> to DGND | -0.3 V to +2.3 V | | PV <sub>DD</sub> to PGND | -0.3 V to +2.3 V | | $V_{DD\_IO}$ to GND_IO | -0.3 V to +3.9 V | | AGND to DGND | -0.3 V to +0.3 V | | AGND to PGND | -0.3 V to +0.3 V | | AGND to GND_IO | -0.3 V to +0.3 V | | DGND to PGND | -0.3 V to +0.3 V | | DGND to GND_IO | -0.3 V to +0.3 V | | PGND to GND_IO | -0.3 V to +0.3 V | | Digital Input Voltage to GND_IO | $-0.3 \text{ V to V}_{DD\_IO} + 0.3 \text{ V}$ | | Analog Outputs to AGND | -0.3 V to V <sub>AA</sub> | | Maximum CLKIN Input Frequency | 80 MHz | | Storage Temperature Range (T <sub>s</sub> ) | −65°C to +150°C | | Junction Temperature (T <sub>J</sub> ) | 150°C | | Lead Temperature (Soldering, 10 sec) | 260°C | <sup>&</sup>lt;sup>1</sup> Analog output short circuit to any power supply or common can be of an indefinite duration. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. The ADV7344 is a high performance integrated circuit with an ESD rating of <1 kV, and it is ESD sensitive. Proper precautions should be taken for handling and assembly. #### THERMAL RESISTANCE $\theta_{JA}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages. Table 14. Thermal Resistance<sup>1</sup> | Package Type | θ <sub>JA</sub> | θις | Unit | |--------------|-----------------|-----|------| | 64-Lead LQFP | 47 | 11 | °C/W | <sup>&</sup>lt;sup>1</sup> Values are based on a JEDEC 4-layer test board. The ADV7344 is an RoHS-compliant, Pb-free product. The lead finish is 100% pure Sn electroplate. The device is suitable for Pb-free applications up to 255°C ( $\pm$ 5°C) IR reflow (JEDEC STD-20). It is backward compatible with conventional SnPb soldering processes. The electroplated Sn coating can be soldered with Sn/Pb solder paste at conventional reflow temperatures of 220°C to 235°C. #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. # PIN CONFIGURATION AND FUNCTION DESCRIPTIONS **Table 15. Pin Function Descriptions** | Pin No. | Mnemonic | Input/<br>Output | Description | |-----------------------|-------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13, 12,<br>9 to 2 | Y9 to Y0 | I | 10-Bit Pixel Port (Y9 to Y0). Y0 is the LSB. Refer to | | 7 10 2 | | | Table 36 for input modes. | | 29 to 25,<br>18 to 14 | C9 to C0 | 1 | 10-Bit Pixel Port (C9 to C0). C0 is the LSB. Refer to | | | | | Table 36 for input modes. | | 62 to 58,<br>55 to 51 | S9 to S0 | I | 10-Bit Pixel Port (S9 to S0). S0 is the LSB. Refer to | | | | | Table 36 for input modes. | | 30 | CLKIN_A | 1 | Pixel Clock Input for HD only (74.25 MHz), ED <sup>1</sup> only (27 MHz or 54 MHz), or SD only (27 MHz). | | 63 | CLKIN_B | I | Pixel Clock Input for Dual Modes Only. Requires a 27 MHz reference clock for ED operation or a 74.25 MHz reference clock for HD operation. | | 50 | S_HSYNC | I/O | SD Horizontal Synchronization Signal. This pin can also be configured to output an SD, ED, or HD horizontal synchronization signal. See the External Horizontal and Vertical Synchronization Control section. | | 49 | S_VSYNC | I/O | SD Vertical Synchronization Signal. This pin can also be configured to output an SD, ED, or HD vertical synchronization signal. See the External Horizontal and Vertical Synchronization Control section. | | 22 | P_HSYNC | I | ED/HD Horizontal Synchronization Signal. See the External Horizontal and Vertical Synchronization Control section. | | 23 | P_VSYNC | 1 | ED/HD Vertical Synchronization Signal. See the External Horizontal and Vertical Synchronization Control section. | | 24 | P_BLANK | 1 | ED/HD Blanking Signal. See the External Horizontal and Vertical Synchronization Control section. | | 48 | SFL | I/O | Subcarrier Frequency Lock (SFL) Input. | | 47 | R <sub>SET1</sub> | I | This pin is used to control the amplitudes of the DAC 1, DAC 2, and DAC 3 outputs. For full-drive operation (for example, into a 37.5 $\Omega$ load), a 510 $\Omega$ resistor must be connected from R <sub>SET1</sub> to AGND. For low-drive operation (for example, into a 300 $\Omega$ load), a 4.12 k $\Omega$ resistor must be connected from R <sub>SET1</sub> to AGND. | | 36 | R <sub>SET2</sub> | I | This pin is used to control the amplitudes of the DAC 4, DAC 5, and DAC 6 outputs. A 4.12 k $\Omega$ resistor must be connected from R <sub>SET2</sub> to AGND. | | 45, 35 | COMP1, | 0 | Compensation Pins. Connect a 2.2 nF capacitor from both COMP pins to V <sub>AA</sub> . | | Pin No. | Mnemonic | Input/<br>Output | Description | |------------|------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | COMP2 | - | · | | 44, 43, 42 | DAC 1, DAC 2,<br>DAC 3 | 0 | DAC Outputs. Full- and low -drive capable DACs. | | 39, 38, 37 | DAC 4, DAC 5,<br>DAC 6 | 0 | DAC Outputs. Low-drive only capable DACs. | | 21 | SCL | 1 | I <sup>2</sup> C Clock Input. | | 20 | SDA | I/O | I <sup>2</sup> C Data Input/Output. | | 19 | ALSB | I | This signal sets up the LSB <sup>2</sup> of the MPU I <sup>2</sup> C address (see the Power Supply Sequencing section for more information). | | 46 | $V_{REF}$ | | Optional External Voltage Reference Input for DACs or Voltage Reference Output. | | 41 | V <sub>AA</sub> | Р | Analog Power Supply (3.3 V). | | 10, 56 | V <sub>DD</sub> | Р | Digital Power Supply (1.8 V). For dual-supply configurations, V <sub>DD</sub> can be connected to other 1.8 V supplies through a ferrite bead or suitable filtering. | | 1 | $V_{DD\_IO}$ | Р | Input/Output Digital Power Supply (1.8 V or 3.3 V). | | 34 | PV <sub>DD</sub> | Р | PLL Power Supply (1.8 V). For dual-supply configurations, PV <sub>DD</sub> can be connected to other 1.8 V supplies through a ferrite bead or suitable filtering. | | 33 | EXT_LF1 | 1 | External Loop Filter for On-Chip PLL 1. | | 31 | EXT_LF2 | 1 | External Loop Filter for On-Chip PLL 2. | | 32 | PGND | G | PLL Ground Pin. | | 40 | AGND | G | Analog Ground Pin. | | 11, 57 | DGND | G | Digital Ground Pin. | | 64 | GND_IO | G | Input/Output Supply Ground Pin. | $<sup>^{1}</sup>$ ED = enhanced definition = 525p and 625p. $^{2}$ LSB = least significant bit. In the ADV7344, setting the LSB to 0 sets the $I^{2}$ C address to 0xD4. Setting it to 1 sets the $I^{2}$ C address to 0xD6. ### TYPICAL PERFORMANCE CHARACTERISTICS Figure 21. ED 8× Oversampling, PrPb Filter (Linear) Response Figure 22. ED 8× Oversampling, PrPb Filter (SSAF™) Response Figure 23. ED 8× Oversampling, Y Filter Response Figure 24. ED 8× Oversampling, Y Filter Response (Focus on Pass Band) Figure 25. HD 4× Oversampling, PrPb (SSAF) Filter Response (4:2:2 Input) Figure 26. HD 4× Oversampling, PrPb (SSAF) Filter Response (4:4:4 Input) Figure 27. HD 4× Oversampling, Y Filter Response Figure 28. HD 4× Oversampling, Y Filter Response (Focus on Pass Band) Figure 29. SD NTSC, Luma Low-Pass Filter Response Figure 30. SD PAL, Luma Low-Pass Filter Response Figure 31. SD NTSC, Luma Notch Filter Response Figure 32. SD PAL, Luma Notch Filter Response Figure 33. SD, 16× Oversampling, Y Filter Response Figure 34. SD Luma SSAF Filter Response up to 12 MHz Figure 35. SD Luma SSAF Filter, Programmable Responses Figure 36. SD Luma SSAF Filter, Programmable Gain Figure 37. SD Luma SSAF Filter, Programmable Attenuation Figure 38. SD Luma CIF Low-Pass Filter Response Figure 39. SD Luma QCIF Low-Pass Filter Response Figure 40. SD Chroma 3.0 MHz Low-Pass Filter Response Figure 41. SD Chroma 2.0 MHz Low-Pass Filter Response Figure 42. SD Chroma 1.3 MHz Low-Pass Filter Response Figure 43. SD Chroma 1.0 MHz Low-Pass Filter Response Figure 44. SD Chroma 0.65 MHz Low-Pass Filter Response Figure 45. SD Chroma CIF Low-Pass Filter Response Figure 46. SD Chroma QCIF Low-Pass Filter Response #### MPU PORT DESCRIPTION Devices such as a microprocessor can communicate with the ADV7344 through a 2-wire serial l(I<sup>2</sup>C-compatible) bus. After power-up or reset, the MPU port is configured for I<sup>2</sup>C operation. #### I<sup>2</sup>C OPERATION The ADV7344 supports a 2-wire serial (I²C-compatible) microprocessor bus driving multiple peripherals. This port operates in an open-drain configuration. Two wires, serial data (SDA) and serial clock (SCL), carry information between any device connected to the bus and the ADV7344. The slave address of the ADV7344 depends on the operation (read or write) and the state of the ALSB pin (0 or 1). See Table 16 and Figure 47. The LSB sets either a read or a write operation. Logic 1 corresponds to a read operation, and Logic 0 corresponds to a write operation. A1 is controlled by setting the ALSB pin of the ADV7344 to Logic 0 or Logic 1. Table 16. ADV7344 I2C Slave Addresses | Device | ALSB | Operation | Slave Address | |---------|------|-----------|---------------| | ADV7344 | 0 | Write | 0xD4 | | | 0 | Read | 0xD5 | | | 1 | Write | 0xD6 | | | 1 | Read | 0xD7 | Figure 47. ADV7344 I<sup>2</sup>C Slave Address Analog Devices, Inc., strongly recommends tying ALSB to $V_{\rm DD\_IO}$ . If this is not done, a power supply sequence (PSS) may be required. For more information on the PSS, see the Power Supply Sequencing section. The various devices on the bus use the following protocol. The master initiates a data transfer by establishing a start condition, defined by a high-to-low transition on SDA while SCL remains high. This indicates that an address/data stream follows. All peripherals respond to the start condition and shift the next eight bits (7-bit address plus the $R/\overline{W}$ bit). The bits are transferred from MSB down to LSB. The peripheral that recognizes the transmitted address responds by pulling the data line low during the ninth clock pulse. This is known as an acknowledge bit. All other devices withdraw from the bus at this point and maintain an idle condition. The idle condition occurs when the device monitors the SDA and SCL lines waiting for the start condition and the correct transmitted address. The $R/\overline{W}$ bit determines the direction of the data. Logic 0 on the LSB of the first byte means that the master writes information to the peripheral. Logic 1 on the LSB of the first byte means that the master reads information from the peripheral. The ADV7344 acts as a standard slave device on the bus. The data on the SDA pin is eight bits long, supporting the 7-bit addresses plus the $R/\overline{W}$ bit. It interprets the first byte as the device address and the second byte as the starting subaddress. There is a subaddress auto-increment facility. This allows data to be written to or read from registers in ascending subaddress sequence starting at any valid subaddress. A data transfer is always terminated by a stop condition. The user can also access any unique subaddress register on a one-by-one basis without updating all the registers. Stop and start conditions can be detected at any stage during the data transfer. If these conditions are asserted out of sequence with normal read and write operations, they cause an immediate jump to the idle condition. During a given SCL high period, the user should issue only a start condition, a stop condition, or a stop condition followed by a start condition. If an invalid subaddress is issued by the user, the ADV7344 does not issue an acknowledge but returns to the idle condition. If the user uses the auto-increment method of addressing the encoder and exceeds the highest subaddress, the following actions are taken: - In read mode, the highest subaddress register contents are output until the master device issues a no acknowledge. This indicates the end of a read. A no acknowledge condition occurs when the SDA line is not pulled low on the ninth pulse. - In write mode, the data for the invalid byte is not loaded into any subaddress register, a no acknowledge is issued by the ADV7344, and the part returns to the idle condition. Figure 48 shows an example of data transfer for a write sequence and the start and stop conditions. Figure 49 shows bus write and read sequences. Figure 49. I<sup>2</sup>C Read and Write Sequence ### **REGISTER MAP ACCESS** A microprocessor can read from or write to all registers of the ADV7344 via the MPU port, except for registers that are specified as read-only or write-only registers. The subaddress register determines which register the next read or write operation accesses. All communication through the MPU port starts with an access to the subaddress register. A read/write operation is then performed from/to the target address, which increments to the next address until the transaction is complete. #### **REGISTER PROGRAMMING** Table 17 to Table 35 describe the functionality of each register. All registers can be read from as well as written to, unless otherwise stated. #### **SUBADDRESS REGISTER (SR7 TO SR0)** The subaddress register is an 8-bit write-only register. After the MPU port is accessed and a read/write operation is selected, the subaddress is set up. The subaddress register determines to or from which register the operation takes place. Table 17. Register 0x00 | SR7 to | | | | | В | it N | | Register | Reset | | | | |--------|---------------|-----------------------------------------------------------------------------------------------------------------------------------|---|---|---|------|---|----------|-------|---|-------------------|-------| | SR0 | Register | Bit Description | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Setting | Value | | 0x00 | Power<br>mode | Sleep mode. With this control enabled, the current consumption is reduced to µA level. All DACs and the internal PLL circuits are | | | | | | | | 0 | Sleep<br>mode off | 0x12 | | | | disabled. Registers can be read from and written to in sleep mode. | | | | | | | | 1 | Sleep<br>mode on | | | | | PLL and oversampling control. This control allows the internal | | | | | | | 0 | | PLL 1 on | ] | | | | PLL 1 circuit to be powered down and the oversampling to be switched off. | | | | | | | 1 | | PLL 1 off | | | | | DAC 3: power on/off. | | | | | | 0 | | | DAC 3 off | 1 | | | | | | | | | | 1 | | | DAC 3 on | | | | | DAC 2: power on/off. | | | | | 0 | | | | DAC 2 off | ] | | | | | | | | | 1 | | | | DAC 2 on | | | | | DAC 1: power on/off. | | | | 0 | | | | | DAC 1 off | | | | | | | | | 1 | | | | | DAC 1 on | | | | | DAC 6: power on/off. | | | 0 | | | | | | DAC 6 off | | | | | | | | 1 | | | | | | DAC 6 on | | | | | DAC 5: power on/off. | | 0 | | | | | | | DAC 5 off | | | | | | | 1 | | | | | | | DAC 5 on | | | | | DAC 4: power on/off. | 0 | | | | | | | | DAC 4 off | | | | | | 1 | | | | | | | | DAC 4 on | | Table 18. Register 0x01 to Register 0x09 | SR7 to | | | L | | В | it Nu | ımbe | er¹ | | | | Reset | |--------|--------------------|-------------------------------------|---|---|---|-------|------|-----|---|---|--------------------------------------------------------------------------------|-------| | SR0 | Register | Bit Description | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Register Setting | Value | | 0x01 | Mode select | Reserved. | | | | | | | | 0 | | 0x00 | | | | DDR clock edge align- | | | | | | 0 | 0 | | Chroma clocked in on rising clock edge; | | | | | ment (only used for ED-2 | | | | | | | | | luma clocked in on falling clock edge. | | | | | and HD-DDR modes) | | | | | | 0 | 1 | | Reserved. | | | | | | | | | | | 1 | 0 | | Reserved. | | | | | | | | | | | 1 | 1 | | Luma clocked in on rising clock edge; chroma clocked in on falling clock edge. | | | | | Reserved | | | | | 0 | | | | | _ | | | | Input mode (see | | 0 | 0 | 0 | | | | | SD input only. | ĺ | | | | Subaddress 0x30, | | 0 | 0 | 1 | | | | | ED/HD-SDR input only. | | | | | Bits[7:3] for ED/HD | | 0 | 1 | 0 | | | | | ED/HD-DDR input only. | | | | | standard selection) | | 0 | 1 | 1 | | | | | SD and ED/HD-SDR. | | | | | | | 1 | 0 | 0 | | | | | SD and ED/HD-DDR. | | | | | | | 1 | 0 | 1 | | | | | Reserved. | | | | | | | 1 | 1 | 0 | | | | | Reserved. | | | | | | | 1 | 1 | 1 | | | | | ED only (at 54 MHz). | | | | | Y/C/S bus swap | 0 | | | | | | | | Allows data to be applied to data ports in | | | | | · | 1 | | | | | | | | various configurations (SD feature only). | | | 0x02 | Mode Register 0 | Reserved | | | | | | | | 0 | 0 must be written to this bit. | 0x20 | | | | HD interlace external | | | | | | | 0 | | Default. | | | | | VSYNC and HSYNC | | | | | | | 1 | | If using HD HSYNC/VSYNCinterlace mode, | | | | | | | | | | | | | | setting this bit to 1 is recommended | | | | | | | | | | | | | | (seethe HD Interlace External P_HSYNC | | | | | | | | | | | | | | and P_VSYNC Considerations section for more information). | | | | | Total and the black has 3 | | | | | | _ | | | , | 1 | | | | Test pattern black bar <sup>3</sup> | | | | | | 0 | | | Disabled.<br>Enabled. | | | | | Manual CSC matrix adjust | | | | | 0 | - | | | Disable manual CSC matrix adjust. | 1 | | | | - manaan ee e maan kaayase | | | | | 1 | | | | Enable manual CSC matrix adjust. | | | | | Sync on RGB. | | | | 0 | | | | | No sync. | | | | | | | | | 1 | | | | | Sync on all RGB outputs. | | | | | RGB/YPrPb output select | | | 0 | | | | | | RGB component outputs. | | | | | · | | | 1 | | | | | | YPrPb component outputs. | | | | | SD sync output enable | | 0 | | | | | | | No sync output. | Ī | | | | | | 1 | | | | | | | Output SD syncs on HSYNC and VSYNC | | | | | | | | | | | | | | pins. | | | | | ED/HD sync output enable | 0 | | | | | | | | No sync output. | | | | | | 1 | | | | | | | | Output ED/HD syncs on HSYNC and | | | | | | | | | | | | | | VSYNC pins. | | | 0x03 | ED/HD CSC Matrix 0 | | | | | | | | х | х | LSBs for GY. | 0x03 | | 0x04 | ED/HD CSC Matrix 1 | | | | | | | | Х | Х | LSBs for RV. | 0xF0 | | | | | | | | | х | х | | | LSBs for BU. | | | | | | | | х | х | | | | | LSBs for GV. | | | | | | х | х | | | | | | | LSBs for GU. | | | 0x05 | ED/HD CSC Matrix 2 | | Х | х | Х | Х | Х | Х | Х | Х | Bits[9:2] for GY. | 0x4E | | 0x06 | ED/HD CSC Matrix 3 | | Х | х | Х | Х | Х | Х | Х | Х | Bits[9:2] for GU. | 0x0E | | 0x07 | ED/HD CSC Matrix 4 | | х | х | х | Х | Х | Х | х | Х | Bits[9:2] for GV. | 0x24 | | 0x08 | ED/HD CSC Matrix 5 | | Х | х | Х | Х | Х | Х | х | Х | Bits[9:2] for BU. | 0x92 | | 0x09 | ED/HD CSC Matrix 6 | | Х | х | Х | Х | х | Х | Х | Х | Bits[9:2] for RV. | 0x7C | <sup>1</sup> x = Logic 0 or Logic 1. 2 ED = enhanced definition = 525p and 625p. 3 Subaddress 0x31, Bit 2 must also be enabled (ED/HD). Subaddress 0x84, Bit 6 must also be enabled (SD). Table 19. Register 0x0A to Register 0x10 | SR7 to | | | | | | Bit Nu | ımbe | r | | Reset | | | |--------|---------------------|--------------------------------|-----|-----|-----|--------|------|-----|-----|-------|----------------------------|-------| | SR0 | Register | Bit Description | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Register Setting | Value | | 0x0A | DAC 4, DAC 5, DAC 6 | Positive gain to | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0% | 0x00 | | | output levels | DAC output voltage | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | +0.018% | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | +0.036% | | | | | | | | | | | | | | | | | | | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | +7.382% | | | | | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | +7.5% | | | | | Negative gain to | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | -7.5% | | | | | DAC output voltage | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | -7.382% | | | | | | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | -7.364% | | | | | | | | | ••• | | | | | ••• | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | -0.018% | | | 0x0B | DAC 1, DAC 2, DAC 3 | Positive gain to | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0% | 0x00 | | | output levels | DAC output voltage | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | +0.018% | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | +0.036% | | | | | | ••• | | ••• | | | | ••• | | | | | | | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | +7.382% | | | | | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | +7.5% | | | | | Negative gain to | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | -7.5% | | | | | DAC output voltage | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | -7.382% | | | | | | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | -7.364% | | | | | | ••• | ••• | | ••• | ••• | ••• | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | -0.018% | | | 0x0D | DAC power mode | DAC 1 low power enable | | | | | | | | 0 | DAC 1 low power disabled | 0x00 | | | | | | | | | | | | 1 | DAC 1 low power enabled | 4 | | | | DAC 2 low power enable | | | | | | | 0 | | DAC 2 low power disabled | | | | | | | | | | | | 1 | | DAC 2 low power enabled | | | | | DAC 3 low power enable | | | | | | 0 | | | DAC 3 low power disabled | | | | | | | | _ | _ | | 1 | | | DAC 3 low power enabled | | | | | Reserved | 0 | 0 | 0 | 0 | 0 | | | | | | | 0x10 | Cable detection | DAC 1 cable detect | | | | | | | | 0 | Cable detected on DAC 1 | 0x00 | | | | (read only) | | | | | | | | 1 | DAC 1 unconnected | 4 | | | | DAC 2 cable detect (read only) | | | | | | | 0 | | Cable detected on DAC 2 | | | | | | | | | | | | 1 | | DAC 2 unconnected | | | | | Reserved | | | | | 0 | 0 | | | | 1 | | | | Unconnected DAC autopower-down | | | | 0 | | | | | DAC autopower-down disable | | | | | | | | | 1 | | | | | DAC autopower-down enable | | | | | Reserved | 0 | 0 | 0 | | | | | | | | Table 20. Register 0x12 to Register 0x17 | SR7 to | | | | | Bi | t Nu | mbe | er¹ | | | | Reset | |--------|--------------------------------------------|-----------------|---|---|----|------|-----|-----|---|---|--------------------------------|-------| | SR0 | Register | Bit Description | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Register Setting | Value | | 0x12 | Pixel port readback (S bus MSBs) | S[9:2] readback | Х | Х | Х | Х | Х | Х | Х | Х | Read only. | 0xXX | | 0x13 | Pixel port readback (Y bus MSBs) | Y[9:2] readback | Х | Х | Х | Х | Х | Х | Х | Х | Read only. | 0xXX | | 0x14 | Pixel port readback (C bus MSBs) | C[9:2] readback | Х | Х | Х | Х | Х | Х | Х | Х | Read only. | 0xXX | | 0x15 | Pixel port readback (S, Y, and C bus LSBs) | C[1:0] readback | | | | | | | Х | Х | Read only. | 0xXX | | | | Y[1:0] readback | | | | | х | х | | | | | | | | S[1:0] readback | | | х | х | | | | | | | | | | Reserved | 0 | 0 | | | | | | | | | | 0x16 | Control port readback | P_BLANK | | | | | | | | Х | Read only. | 0xXX | | | | P_VSYNC | | | | | | | х | | | | | | | P_HSYNC | | | | | | х | | | | | | | | S_VSYNC | | | | | х | | | | | | | | | S_HSYNC | | | | х | | | | | | | | | | SFL | | | х | | | | | | | | | | | Reserved | 0 | 0 | | | | | | | | | | 0x17 | Software reset | Reserved | | | | | | | | 0 | | 0x00 | | | | Software reset | | | | | | | 0 | | Writing a 1 resets the device; | | | | | | | | | | | | 1 | | this is a self-clearing bit. | | | | | Reserved | 0 | 0 | 0 | 0 | 0 | 0 | | | | | $<sup>^{1}</sup>$ x = Logic 0 or Logic 1. Table 21. Register 0x30 | SR7 to | | | | | В | it Nu | umb | er | | | | | Reset | |--------|--------------------------|-----------------------------|---|---|------|-------|-----|----|---|---|------------------------------------|----------------------|-------| | SR0 | Register | Bit Description | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Register Setting | Note | Value | | 0x30 | ED/HD Mode<br>Register 1 | ED/HD output standard. | | | | | | | 0 | 0 | EIA770.2 output<br>EIA770.3 output | ED<br>HD | 0x00 | | | | | | | | | | | 0 | 1 | EIA770.1 output. | | | | | | | | | | | | | 1 | 0 | Output levels for full | | | | | | | | | | | | | | | input range. | | | | | | | | | | | | | 1 | 1 | Reserved | | | | | | ED/HD input | | | | | | 0 | | | External HSYNC, VSYNC | | | | | | synchronization format | | | | | | | | | and field inputs <sup>1</sup> | | | | | | | | | | | | 1 | | | Embedded EAV/SAV codes | | | | | | ED/HD standard <sup>2</sup> | 0 | 0 | 0 | 0 | 0 | | | | SMPTE 293M,,<br>ITU-BT.1358 | 525p at 59.94 Hz | | | | | | 0 | 0 | 0 | 0 | 1 | | | | Nonstandard timing mode | | | | | | | 0 | 0 | 0 | 1 | 0 | | | | BTA-1004, ITU-BT.1362 | 525p at 59.94 Hz | | | | | | 0 | 0 | 0 | 1 | 1 | | | | ITU-BT.1358 | 625p at 50 Hz | | | | | | 0 | 0 | 1 | 0 | 0 | | | | ITU-BT.1362 | 625p at 50 Hz | | | | | | 0 | 0 | 1 | 0 | 1 | | | | SMPTE 296M-1,<br>SMPTE 274M-2 | 720p at 60/59.94 Hz | | | | | | 0 | 0 | 1 | 1 | 0 | | | | SMPTE 296M-3 | 720p at 50 Hz | | | | | | 0 | 0 | 1 | 1 | 1 | | | | SMPTE 296M-4,<br>SMPTE 274M-5 | 720p at 30/29.97 Hz | | | | | | 0 | 1 | 0 | 0 | 0 | | | | SMPTE 296M-6 | 720p at 25 Hz | | | | | | 0 | 1 | 0 | 0 | 1 | | | | SMPTE 296M-7,<br>SMPTE 296M-8 | 720p at 24/23.98 Hz | | | | | | 0 | 1 | 0 | 1 | 0 | | | | SMPTE 240M | 1035i at 60/59.94 Hz | | | | | | 0 | 1 | 0 | 1 | 1 | | | | Reserved | | | | | | | 0 | 1 | 1 | 0 | 0 | | | | Reserved | | | | | | | 0 | 1 | 1 | 0 | 1 | | | | SMPTE 274M-4,<br>SMPTE 274M-5 | 1080i at 30/29.97 Hz | | | | | | 0 | 1 | 1 | 1 | 0 | | | | SMPTE 274M-6 | 1080i at 25 Hz | | | | | | 0 | 1 | 1 | 1 | 1 | | | | SMPTE 274M-7,<br>SMPTE 274M-8 | 1080p at 30/29.97 Hz | | | | | | 1 | 0 | 0 | 0 | 0 | | | | SMPTE 274M-9 | 1080p at 25 Hz | | | | | | 1 | 0 | 0 | 0 | 1 | | | | SMPTE 274M-10,<br>SMPTE 274M-11 | 1080p at 24/23.98 Hz | | | | | | 1 | 0 | 0 | 1 | 0 | | | | ITU-R BT.709- | 1080Psf at 24 Hz | | | | | | | _ | 11–1 | 1111 | | 1 | | | Reserved | | | <sup>&</sup>lt;sup>1</sup> Synchronization can be controlled with a combination of either HSYNC and VSYNC inputs or HSYNC and field inputs, depending on Subaddress 0x34, Bit 6. <sup>2</sup> See the HD Interlace External PHSYNC and PVSYNC Considerations section for more information. Table 22. Register 0x31 to Register 0x33 | SR7 to | | | | | В | it Νι | ımb | er | | | | Reset | |--------|--------------------------|-------------------------------------------|----------|---|---|-------|-----|----------|---|---|--------------------------------|-------| | SR0 | Register | Bit Description | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Register Setting | Valu | | 0x31 | ED/HD Mode<br>Register 2 | ED/HD pixel data valid | | | | | | | | 0 | Pixel data valid off | 0x00 | | | negister 2 | | | | | | | | _ | 1 | Pixel data valid on | 4 | | | | Reserved | | | | | | | 0 | | 115 | | | | | ED/HD test pattern enable | | | | | | 0 | | | HD test pattern off | | | | | 50 (110 ) | | | | | | 1 | | | HD test pattern on | _ | | | | ED/HD test pattern hatch/field | | | | | 0 | | | | Hatch | | | | | 50 (UD VO) | | | | _ | 1 | | | | Field/frame | _ | | | | ED/HD VBI open | | | | 0 | | | | | Disabled | | | | | 50 (10) | | | _ | 1 | | | | | Enabled | _ | | | | ED/HD undershoot limiter | | 0 | 0 | | | | | | Disabled | | | | | | | 0 | 1 | | | | | | -11 IRE | | | | | | | 1 | 0 | | | | | | −6 IRE | | | | | | | 1 | 1 | | | | | | -1.5 IRE | | | | | ED/HD sharpness filter | 0 | | | | | | | | Disabled | | | | | | 1 | | | | | | | | Enabled | | | 0x32 | ED/HD Mode | ED/HD Y delay with respect to the falling | | | | | | 0 | 0 | 0 | 0 clock cycles | 0x00 | | | Register 3 | edge of HSYNC | | | | | | 0 | 0 | 1 | 1 clock cycle | | | | | | | | | | | 0 | 1 | 0 | 2 clock cycles | | | | | | | | | | | 0 | 1 | 1 | 3 clock cycles | | | | | | | | | | | 1 | 0 | 0 | 4 clock cycles | 4 | | | | ED/HD color delay with respect to the | | | 0 | 0 | 0 | | | | 0 clock cycles | | | | | falling edge of HSYNC | | | 0 | 0 | 1 | | | | 1 clock cycle | | | | | | | | 0 | 1 | 0 | | | | 2 clock cycles | | | | | | | | 0 | 1 | 1 | | | | 3 clock cycles | | | | | ED (UD COMO | | | 1 | 0 | 0 | | | | 4 clock cycles | 4 | | | | ED/HD CGMS | | 0 | | | | | | | Disabled | | | | | ED WID COME CO. | _ | 1 | | | | | | | Enabled | 4 | | | | ED/HD CGMS CRC | 0 | | | | | | | | Disabled | | | | 50 (10 14 1 | 50 (10 6 (6) | 1 | | | | | | | _ | Enabled | | | 0x33 | ED/HD Mode<br>Register 4 | ED/HD Cr/Cb sequence | | | | | | | | 0 | Cb after falling edge of HSYNC | 0x68 | | | negister 4 | | | | | | | | | 1 | Cr after falling edge of HSYNC | | | | | Reserved | | | | | | | 0 | | 0 must be written to this bit | | | | | ED/HD input format | | | | | | 0 | | | 8-bit input | | | | | | | | | | | 1 | | | 10-bit input | | | | | Sinc compensation filter on DAC 1, DAC 2, | | | | | 0 | | | | Disabled | | | | | DAC 3 | | | | | 1 | | | | Enabled | | | | | Reserved | | | | 0 | | | | | 0 must be written to this bit | | | | | ED/HD chroma SSAF | | | 0 | | | | | | Disabled | | | | | | | | 1 | | | | | | Enabled | _ | | | | ED/HD chroma input | | 0 | | | | | | | 4:4:4 | | | | | | <u> </u> | 1 | | | | <u> </u> | | | 4:2:2 | ] | | | | ED/HD double buffering | 0 | | | | | | | | Disabled | | | | 1 | | 1 | 1 | | | 1 | | | l | Enabled | | Table 23. Register 0x34 to Register 0x35 | SR7 to | | | | | В | it Nu | ımb | er | | | | Reset | |--------|------------|-------------------------------------------|---|---|---|-------|-----|----|--------|---|-----------------------------------------------------------|-------| | SRO | Register | Bit Description | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Register Setting | Value | | 0x34 | ED/HD Mode | ED/HD timing reset | | | | | | | | 0 | Internal ED/HD timing counters enabled | 0x48 | | | Register 5 | | | | | | | | | 1 | Resets the internal ED/HD timing counters | | | | | ED/HD HSYNC control <sup>1</sup> | | | | | | | 0 | | HSYNC output control (refer to Table 57) | | | | | ED/HD VSYNC control <sup>1</sup> | | | | | | 0 | | | VSYNC output control (refer to Table 58) | | | | | ED/HD blank polarity | | | | | 0 | | | | P_BLANK active high P_BLANK active low | | | | | ED Macrovision® enable | | | | 0 | | | | | Macrovision disabled Macrovision enabled | | | | | Reserved | | | 0 | | | | | | 0 must be written to this bit | | | | | ED/HD VSYNC/field input | | 0 | | | | | | | 0 = field input<br>1 = VSYNC input | | | | | Horizontal/vertical counters <sup>2</sup> | 0 | | | | | | | | Update field/line counter Field/line counter free running | | | 0x35 | ED/HD Mode | Reserved | | | | | | | | 0 | | 0x00 | | | Register 6 | ED/HD RGB input enable | | | | | | | 0<br>1 | | Disabled<br>Enabled | | | | | ED/HD sync on PrPb | | | | | | 0 | | | Disabled<br>Enabled | | | | | ED/HD color DAC swap | | | | | 0 | | | | DAC 2 = Pb, DAC 3 = Pr<br>DAC 2 = Pr, DAC 3 = Pb | | | | | ED/HD gamma correction curve select | | | | 0 | | | | | Gamma correction Curve A Gamma correction Curve B | | | | | ED/HD gamma correction enable | | | 0 | | | | | | Disabled<br>Enabled | | | | | ED/HD adaptive filter mode | | 0 | | | | | | | Mode A<br>Mode B | ] | | | | ED/HD adaptive filter enable | 0 | | | | | | | | Disabled<br>Enabled | | <sup>&</sup>lt;sup>1</sup> Used in conjunction with ED/HD sync output enable in Subaddress 0x02, Bit 7 = 1. <sup>2</sup> When set to 0, the horizontal/vertical counters automatically wrap around at the end of the line/field/frame of the selected standard. When set to 1, the horizontal/vertical counters are free running and wrap around when external sync signals indicate to do so. Table 24. Register 0x36 to Register 0x43 | SR7 to | | | | | | | Reset | | | | | | |--------|-----------------------------|------------------------------|-----|-----|-----|-----|-------|-----|-----|-----|------------------|-------| | SR0 | Register | Bit Description | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Register Setting | Value | | 0x36 | ED/HD Y level <sup>2</sup> | ED/HD Test Pattern Y level | х | Х | Х | Х | Х | Х | Х | Х | Y level value | 0xA0 | | 0x37 | ED/HD Cr level <sup>2</sup> | ED/HD Test Pattern Cr level | Х | Х | Х | Х | Х | Х | Х | Х | Cr level value | 0x80 | | 0x38 | ED/HD Cb level <sup>2</sup> | ED/HD Test Pattern Cb level | х | Х | Х | Х | Х | Х | Х | Х | Cb level value | 0x80 | | 0x39 | ED/HD Mode | Reserved | | | | 0 | 0 | 0 | 0 | 0 | | 0x00 | | | Register 7 | ED/HD EIA/CEA-861B | | | 0 | | | | | | Disabled | | | | | synchronization compliance | | | 1 | | | | | | Enabled | | | | | Reserved | 0 | 0 | | | | | | | | | | 0x40 | ED/HD sharpness | ED/HD sharpness filter gain, | | | | | 0 | 0 | 0 | 0 | Gain A = 0 | 0x00 | | | filter gain | Value A | | | | | 0 | 0 | 0 | 1 | Gain A = +1 | | | | | | | | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 1 | Gain $A = +7$ | | | | | | | | | | 1 | 0 | 0 | 0 | Gain $A = -8$ | | | | | | | | | | | | | | | | | | | | | | | | 1 | 1 | 1 | 1 | Gain $A = -1$ | | | | | ED/HD sharpness filter gain, | 0 | 0 | 0 | 0 | | | | | Gain B = 0 | | | | | Value B | 0 | 0 | 0 | 1 | | | | | Gain B = +1 | | | | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 1 | | | | | Gain $B = +7$ | | | | | | 1 | 0 | 0 | 0 | | | | | Gain B = -8 | | | | | | | | | | | | | | | | | | | | 1 | 1 | 1 | 1 | | | | | Gain $B = -1$ | | | 0x41 | ED/HD CGMS<br>Data 0 | ED/HD CGMS data bits | 0 | 0 | 0 | 0 | C19 | C18 | C17 | C16 | CGMS C19 to C16 | 0x00 | | 0x42 | ED/HD CGMS<br>Data 1 | ED/HD CGMS data bits | C15 | C14 | C13 | C12 | C11 | C10 | C9 | C8 | CGMS C15 to C8 | 0x00 | | 0x43 | ED/HD CGMS<br>Data 2 | ED/HD CGMS data bits | C7 | C6 | C5 | C4 | C3 | C2 | C1 | C0 | CGMS C7 to C0 | 0x00 | Table 25. Register 0x44 to Register 0x57 | SR7 to | | | | | Е | | Register | Reset | | | | | |--------|----------------|---------------------------------|---|---|---|---|----------|-------|---|---|---------|-------| | SR0 | Register | Bit Description | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Setting | Value | | 0x44 | ED/HD Gamma A0 | ED/HD Gamma Curve A (Point 24) | х | х | х | х | х | х | х | х | A0 | 0x00 | | 0x45 | ED/HD Gamma A1 | ED/HD Gamma Curve A (Point 32) | х | х | х | х | х | х | х | х | A1 | 0x00 | | 0x46 | ED/HD Gamma A2 | ED/HD Gamma Curve A (Point 48) | х | х | х | х | х | х | х | х | A2 | 0x00 | | 0x47 | ED/HD Gamma A3 | ED/HD Gamma Curve A (Point 64) | х | х | х | х | х | х | х | х | A3 | 0x00 | | 0x48 | ED/HD Gamma A4 | ED/HD Gamma Curve A (Point 80) | х | х | х | х | х | х | х | х | A4 | 0x00 | | 0x49 | ED/HD Gamma A5 | ED/HD Gamma Curve A (Point 96) | х | х | х | х | х | х | х | х | A5 | 0x00 | | 0x4A | ED/HD Gamma A6 | ED/HD Gamma Curve A (Point 128) | х | х | х | х | х | х | х | х | A6 | 0x00 | | 0x4B | ED/HD Gamma A7 | ED/HD Gamma Curve A (Point 160) | х | х | х | х | х | х | х | х | A7 | 0x00 | | 0x4C | ED/HD Gamma A8 | ED/HD Gamma Curve A (Point 192) | х | х | х | х | х | х | х | х | A8 | 0x00 | | 0x4D | ED/HD Gamma A9 | ED/HD Gamma Curve A (Point 224) | х | х | х | х | х | х | х | х | A9 | 0x00 | | 0x4E | ED/HD Gamma B0 | ED/HD Gamma Curve B (Point 24) | х | х | х | х | х | х | х | х | В0 | 0x00 | | 0x4F | ED/HD Gamma B1 | ED/HD Gamma Curve B (Point 32) | х | х | х | х | х | х | х | х | B1 | 0x00 | | 0x50 | ED/HD Gamma B2 | ED/HD Gamma Curve B (Point 48) | х | х | Х | х | х | х | х | х | B2 | 0x00 | | 0x51 | ED/HD Gamma B3 | ED/HD Gamma Curve B (Point 64) | х | х | х | х | х | х | х | х | В3 | 0x00 | | 0x52 | ED/HD Gamma B4 | ED/HD Gamma Curve B (Point 80) | х | Х | х | х | х | х | х | х | B4 | 0x00 | | 0x53 | ED/HD Gamma B5 | ED/HD Gamma Curve B (Point 96) | х | х | х | х | х | х | х | х | B5 | 0x00 | $<sup>^1</sup>$ x = Logic 0 or Logic 1. $^2$ For use with ED/HD internal test patterns only (Subaddress 0x31, Bit 2 = 1). | SR7 to | | | | | В | it Nu | mbe | r¹ | | | Register | Reset | |--------|----------------|---------------------------------|---|---|---|-------|-----|----|---|---|----------|-------| | SR0 | Register | Bit Description | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Setting | Value | | 0x54 | ED/HD Gamma B6 | ED/HD Gamma Curve B (Point 128) | х | х | х | х | х | х | х | х | B6 | 0x00 | | 0x55 | ED/HD Gamma B7 | ED/HD Gamma Curve B (Point 160) | х | х | х | х | х | х | х | х | B7 | 0x00 | | 0x56 | ED/HD Gamma B8 | ED/HD Gamma Curve B (Point 192) | х | х | х | х | х | х | х | х | B8 | 0x00 | | 0x57 | ED/HD Gamma B9 | ED/HD Gamma Curve B (Point 224) | х | х | х | х | х | х | х | х | B9 | 0x00 | $<sup>^{1}</sup>$ x = Logic 0 or Logic 1. ### Table 26. Register 0x58 to Register 0x5D | SR7 to | | | | | E | Bit Nu | mbei | r <sup>1</sup> | | | Register | Reset | |--------|------------------------------|------------------------------------------|-----|-----|-----|---------|-------|----------------|-------|-------|--------------------------------|-------| | SR0 | Register | Bit Description | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Setting | Value | | 0x58 | ED/HD Adaptive Filter Gain 1 | ED/HD Adaptive Filter Gain 1, | | | | | 0 | 0 | 0 | 0 | Gain A = 0 | 0x00 | | | | Value A | | | | | 0 | 0 | 0 | 1 | Gain $A = +1$ | | | | | | | | | | ••• | ••• | ••• | | ••• | | | | | | | | | | 0 | 1 | 1 | 1 | Gain $A = +7$ | | | | | | | | | | 1 | 0 | 0 | 0 | Gain $A = -8$ | | | | | | | | | | <br>1 | <br>1 | <br>1 | <br>1 | <br>Gain A = -1 | | | | | ED/HD Adaptive Filter Gain 1, | 0 | 0 | 0 | 0 | | | | | Gain B = 0 | | | | | Value B | 0 | 0 | 0 | 1 | | | | | Gain $B = +1$ | | | | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 1 | | | | | Gain $B = +7$ | | | | | | 1 | 0 | 0 | 0 | | | | | Gain $B = -8$ | | | | | | | ••• | ••• | ••• | | | | | ••• | | | | | | 1 | 1 | 1 | 1 | | | | | Gain $B = -1$ | | | 0x59 | ED/HD Adaptive Filter Gain 2 | ED/HD Adaptive Filter Gain 2, | | | | | 0 | 0 | 0 | 0 | Gain $A = 0$ | 0x00 | | | | Value A | | | | | 0 | 0 | 0 | 1 | Gain $A = +1$ | | | | | | | | | | ••• | ••• | ••• | ••• | | | | | | | | | | | 0 | 1 | 1 | 1 | Gain A = +7 | | | | | | | | | | 1 | 0 | 0 | 0 | Gain $A = -8$ | | | | | | | | | | <br>1 | 1 | <br>1 | 1 | <br>Gain A = -1 | | | | | ED/HD Adaptive Filter Gain 2, | 0 | 0 | 0 | 0 | | | | | Gain $B = 0$ | | | | | Value B | 0 | 0 | 0 | 1 | | | | | Gain $B = +1$ | | | | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 1 | | | | | Gain $B = +7$ | | | | | | 1 | 0 | 0 | 0 | | | | | Gain $B = -8$ | | | | | | ••• | ••• | ••• | ••• | | | | | | | | | | | 1 | 1 | 1 | 1 | | | | | Gain B = −1 | | | 0x5A | ED/HD Adaptive Filter Gain 3 | ED/HD Adaptive Filter Gain 3,<br>Value A | | | | | 0 | 0 | 0 | 0 | Gain A = 0 | 0x00 | | | | value A | | | | | 0 | 0 | 0 | 1 | Gain $A = +1$ | | | | | | | | | | 0 | 1 | 1 | 1 | <br>Cain A 7 | | | | | | | | | | 1 | 1<br>0 | 0 | 1 | Gain $A = +7$<br>Gain $A = -8$ | | | | | | | | | | | | | - | | | | | | | | | | | 1 | 1 | 1 | 1 | <br>Gain A = -1 | | | | | ED/HD Adaptive Filter Gain 3, | 0 | 0 | 0 | 0 | | | | | Gain $B = 0$ | | | | | Value B | 0 | 0 | 0 | 1 | | | | | Gain $B = +1$ | | | | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 1 | | | | | Gain $B = +7$ | | | | | | 1 | 0 | 0 | 0 | | | | | Gain $B = -8$ | | | | | | ••• | | ••• | • • • • | | | | | | | | | | | 1 | 1 | 1 | 1 | | | | | Gain $B = -1$ | | | SR7 to | | | | | В | it Nu | mbe | r¹ | | | Register | Reset | |--------|--------------------------------------|-----------------------------------|---|---|---|-------|-----|----|---|---|----------------|-------| | SR0 | Register | Bit Description | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Setting | Value | | 0x5B | ED/HD Adaptive Filter<br>Threshold A | ED/HD Adaptive Filter Threshold A | х | х | х | х | х | х | х | х | Threshold<br>A | 0x00 | | 0x5C | ED/HD Adaptive Filter<br>Threshold B | ED/HD Adaptive Filter Threshold B | х | х | х | х | х | х | х | х | Threshold<br>B | 0x00 | | 0x5D | ED/HD Adaptive Filter<br>Threshold C | ED/HD Adaptive Filter Threshold C | х | х | х | х | х | х | х | х | Threshold<br>C | 0x00 | $<sup>^{1}</sup>$ x = Logic 0 or Logic 1. Table 27. Register 0x5E to Register 0x6E | SR7 to | | | | | | Bit Nu | umber | | | | Register | Reset | |--------|----------------------------------|-------------------------------|------|------|------|--------|-------|------|------|------|--------------|-------| | SR0 | Register | Bit Description | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Setting | Value | | 0x5E | ED/HD CGMS Type B | ED/HD CGMS Type B | | | | | | | | 0 | Disabled | 0x00 | | | Register 0 | enable | | | | | | | | 1 | Enabled | | | | | ED/HD CGMS Type B | | | | | | | 0 | | Disabled | | | | | CRC enable | | | | | | | 1 | | Enabled | | | | | ED/HD CGMS Type B header bits | H5 | H4 | H3 | H2 | H1 | H0 | | | H5 to H0 | | | 0x5F | ED/HD CGMS Type B<br>Register 1 | ED/HD CGMS Type B data bits. | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | P7 to P0 | 0x00 | | 0x60 | ED/HD CGMS Type B<br>Register 2 | ED/HD CGMS Type B data bits | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | P15 to P8 | 0x00 | | 0x61 | ED/HD CGMS Type B<br>Register 3 | ED/HD CGMS Type B data bits | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | P23 to P16 | 0x00 | | 0x62 | ED/HD CGMS Type B<br>Register 4 | ED/HD CGMS Type B data bits | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | P31 to P24 | 0x00 | | 0x63 | ED/HD CGMS Type B<br>Register 5 | ED/HD CGMS Type B data bits | P39 | P38 | P37 | P36 | P35 | P34 | P33 | P32 | P39 to P32 | 0x00 | | 0x64 | ED/HD CGMS Type B<br>Register 6 | ED/HD CGMS Type B data bits | P47 | P46 | P45 | P44 | P43 | P42 | P41 | P40 | P47 to P40 | 0x00 | | 0x65 | ED/HD CGMS Type B<br>Register 7 | ED/HD CGMS Type B data bits | P55 | P54 | P53 | P52 | P51 | P50 | P49 | P48 | P55 to P48 | 0x00 | | 0x66 | ED/HD CGMS Type B<br>Register 8 | ED/HD CGMS Type B data bits | P63 | P62 | P61 | P60 | P59 | P58 | P57 | P56 | P63 to P56 | 0x00 | | 0x67 | ED/HD CGMS Type B<br>Register 9 | ED/HD CGMS Type B data bits | P71 | P70 | P69 | P68 | P67 | P66 | P65 | P64 | P71 to P64 | 0x00 | | 0x68 | ED/HD CGMS Type B<br>Register 10 | ED/HD CGMS Type B data bits | P79 | P78 | P77 | P76 | P75 | P74 | P73 | P72 | P79 to P72 | 0x00 | | 0x69 | ED/HD CGMS Type B<br>Register 11 | ED/HD CGMS Type B data bits | P87 | P86 | P85 | P84 | P83 | P82 | P81 | P80 | P87 to P80 | 0x00 | | 0x6A | ED/HD CGMS Type B<br>Register 12 | ED/HD CGMS Type B data bits | P95 | P94 | P93 | P92 | P91 | P90 | P89 | P88 | P95 to P88 | 0x00 | | 0x6B | ED/HD CGMS Type B<br>Register 13 | ED/HD CGMS Type B data bits | P103 | P102 | P101 | P100 | P99 | P98 | P97 | P96 | P103 to P96 | 0x00 | | 0x6C | ED/HD CGMS Type B<br>Register 14 | ED/HD CGMS Type B data bits | P111 | P110 | P109 | P108 | P107 | P106 | P105 | P104 | P111 to P104 | 0x00 | | 0x6D | ED/HD CGMS Type B<br>Register 15 | ED/HD CGMS Type B data bits | P119 | P118 | P117 | P116 | P115 | P114 | P113 | P112 | P119 to P112 | 0x00 | | 0x6E | ED/HD CGMS Type B<br>Register 16 | ED/HD CGMS Type B data bits | P127 | P126 | P125 | P124 | P123 | P122 | P121 | P120 | P127 to P120 | 0x00 | Table 28. Register 0x80 to Register 0x83 | SR7 to | T | 0 to Register 0x83 | | | R | it N | ımh | er | | | | Reset | |--------|-----------------------|-----------------------|----|---|---|------|----------|----|----------|---|--------------------------------------|-------| | SR0 | Register | Bit Description | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Register Setting | Value | | 0x80 | SD Mode | SD standard | +- | 0 | , | - | 3 | | 0 | 0 | NTSC NTSC | 0x10 | | UXOU | Register 1 | 3D standard | | | | | | | 0 | 1 | PAL B/D/G/H/I | UXIU | | | negister i | | | | | | | | 1 | 0 | PAL M | | | | | | | | | | | | 1 | 1 | PALN | | | | | SD luma filter | - | | | | _ | _ | <u>'</u> | 1 | | | | | | 3D luma liiter | | | | 0 | 0 | 0 | | | LPF NTSC | | | | | | | | | 0 | 0 | 1 | | | LPF PAL | | | | | | | | | 0 | 1 | 0 | | | Notch NTSC | | | | | | | | | 0 | 1 | 1 | | | Notch PAL | | | | | | | | | 1 | 0 | 0 | | | SSAF luma<br>Luma CIF | | | | | | | | | 1 | 0 | 1 | | | Luma QCIF | | | | | | | | | 1 | 1 | 0 | | | | | | | | CD I CI | +_ | _ | | 1 | 1 | 1 | | | Reserved | | | | | SD chroma filter | 0 | 0 | 0 | | | | | | 1.3 MHz | | | | | | 0 | 0 | 1 | | | | | | 0.65 MHz | | | | | | 0 | 1 | 0 | | | | | | 1.0 MHz | | | | | | 0 | 1 | 1 | | | | | | 2.0 MHz | | | | | | 1 | 0 | 0 | | | | | | Reserved | | | | | | 1 | 0 | 1 | | | | | | Chroma CIF | | | | | | 1 | 1 | 0 | | | | | | Chroma QCIF | | | | | | 1 | 1 | 1 | | <u> </u> | | | | 3.0 MHz | | | 0x82 | SD Mode<br>Register 2 | SD PrPb SSAF | | | | | | | | 0 | Disabled | 0x0B | | | negister 2 | | | | | | | | _ | 1 | Enabled | | | | | SD DAC Output 1 | | | | | | | 0 | | Refer to Table 37 | | | | | | | | | | | | 1 | | | | | | | SD DAC Output 2 | | | | | | 0 | | | Refer to Table 37 | | | | | | | | | | | 1 | | | | | | | | SD pedestal | | | | | 0 | | | | Disabled | | | | | | | | | | 1 | | | | Enabled | | | | | SD square pixel mode | | | | 0 | | | | | Disabled | | | | | | | | | 1 | | | | | Enabled | | | | | SD VCR FF/RW sync | | | 0 | | | | | | Disabled | | | | | | | | 1 | | | | | | Enabled | | | | | SD pixel data valid | | 0 | | | | | | | Disabled | | | | | | | 1 | | | | | | | Enabled | | | | | SD active video edge | 0 | | | | | | | | Disabled | | | | | control | 1 | | | | | | | | Enabled | | | 0x83 | SD Mode | SD pedestal on YPrPb | | | | | | | | 0 | No pedestal on YPrPb | 0x04 | | | Register 3 | output | | | | | | | | 1 | 7.5 IRE pedestal on YPrPb | | | | | SD Output Levels Y | | | | | | | 0 | | Y = 700 mV/300 mV | | | | | | | | | | | | 1 | | Y = 714 mV/286 mV | | | | | SD Output Levels PrPb | | | | | 0 | 0 | | | 700 mV p-p (PAL), 1000 mV p-p (NTSC) | | | | | | | | | | 0 | 1 | | | 700 mV p-p | | | | | | | | | | 1 | 0 | | | 1000 mV p-p | | | | | | | | | | 1 | 1 | | | 648 mV p-p | | | | | SD VBI open | | | | 0 | | | | | Disabled | | | | | | | | | 1 | | | | | Enabled | | | | | SD closed captioning | | 0 | 0 | | | | | | Closed captioning disabled | | | | | field control | | 0 | 1 | | | | | | Closed captioning on odd field only | | | | | | | 1 | 0 | | | | | | Closed captioning on even field only | | | | | | | 1 | 1 | | | | | | Closed captioning on both fields | | | | | Reserved | 0 | | | | | | | | Reserved | | Table 29. Register 0x84 to Register 0x89 | SR7 to | | | L | | B | it Nu | ımb | er | | | | Rese | |--------|------------|-------------------------------------|---|---|---|-------|-----|----|---|---|--------------------------------------|------| | SR0 | Register | Bit Description | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Register Setting | Valu | | 0x84 | SD Mode | Reserved | | | | | | | | 0 | | 0x00 | | | Register 4 | SD SFL/SCR/TR mode select | | | | | | 0 | 0 | | Disabled. | | | | | | | | | | | 0 | 1 | | Subcarrier phase reset mode enabled. | | | | | | | | | | | 1 | 0 | | Timing reset mode enabled. | | | | | | | | | | | 1 | 1 | | SFL mode enabled. | | | | | SD active video length | | | | | 0 | | | | 720 pixels. | Ī | | | | | | | | | 1 | | | | 710 (NTSC), 702 (PAL). | | | | | SD chroma | | | | 0 | | | | | Chroma enabled. | ĺ | | | | | | | | 1 | | | | | Chroma disabled. | | | | | SD burst | | | 0 | | | | | | Enabled. | | | | | | | | 1 | | | | | | Disabled. | | | | | SD color bars | | 0 | | | | | | | Disabled. | | | | | | | 1 | | | | | | | Enabled. | | | | | SD luma/chroma swap | 0 | | | | | | | | DAC 2 = luma, DAC 3 = chroma . | İ | | | | · | 1 | | | | | | | | DAC 2 = chroma, DAC 3 = luma. | | | 0x86 | SD Mode | NTSC color subcarrier adjust (delay | | | | | | | 0 | 0 | 5.17 μs. | 0x02 | | | Register 5 | from the falling edge of the output | | | | | | | 0 | 1 | 5.31 μs. | | | | | HSYNC pulse to the start of color | | | | | | | 1 | 0 | 5.59 μs (must be set for Macrovision | | | | | burst) | | | | | | | | | compliance). | | | | | | | | | | | | 1 | 1 | Reserved. | | | | | Reserved | | | | | | 0 | | | | | | | | SD EIA/CEA-861B synchronization | | | | | 0 | | | | Disabled. | | | | | compliance | | | | | 1 | | | | Enabled. | | | | | Reserved | | | 0 | 0 | | | | | | | | | | SD horizontal/vertical counter | | 0 | | | | | | | Update field/line counter. | | | | | mode <sup>1</sup> | | 1 | | | | | | | Field/line counter free running. | | | | | SD RGB color swap | 0 | | | | | | | | Normal. | | | | | | 1 | | | | | | | | Color reversal enabled. | | | 0x87 | SD Mode | SD luma and color scale control | | | | | | | | 0 | Disabled. | 0x00 | | | Register 6 | | | | | | | | | 1 | Enabled. | | | | | SD luma scale saturation | | | | | | | 0 | | Disabled. | | | | | | | | | | | | 1 | | Enabled. | | | | | SD hue adjust | | | | | | 0 | | | Disabled. | | | | | | | | | | | 1 | | | Enabled. | | | | | SD brightness | | | | | 0 | | | | Disabled. | | | | | | | | | | 1 | | | | Enabled. | | | | | SD luma SSAF gain | | | | 0 | | | | | Disabled. | | | | | | | | | 1 | | | | | Enabled. | | | | | SD input standard autodetect | | | 0 | | | | | | Disabled. | 1 | | | | · | | | 1 | | | | | | Enabled. | | | | | Reserved. | | 0 | | | | | | | 0 must be written to this bit. | 1 | | | | SD RGB input enable | 0 | | | | | | | | SD YCrCb input. | İ | | | | | | | | | | | | | | | | SR7 to | | | | | В | it Nu | ımb | er | | | | Reset | |--------|------------|-----------------------------------|---|---|---|-------|-----|----|---|---|-------------------------------------------------|-------| | SRO | Register | Bit Description | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Register Setting | Value | | 0x88 | SD Mode | Reserved | | | | | | | | 0 | | 0x00 | | | Register 7 | SD noninterlaced mode | | | | | | | 0 | | Disabled. | | | | | | | | | | | | 1 | | Enabled. | | | | | SD double buffering | | | | | | 0 | | | Disabled. | | | | | | | | | | | 1 | | | Enabled. | | | | | SD input format | | | | 0 | 0 | | | | 8-bit YCbCr input. | | | | | | | | | 0 | 1 | | | | 16-bit YCbCr input. | | | | | | | | | 1 | 0 | | | | 10-bit YCbCr input/16-/24-/30-bit<br>RGB input. | | | | | | | | | 1 | 1 | | | | 20-bit YCbCr input. | | | | | SD digital noise reduction | | | 0 | | | | | | Disabled. | | | | | | | | 1 | | | | | | Enabled. | | | | | SD gamma correction enable | | 0 | | | | | | | Disabled. | | | | | | | 1 | | | | | | | Enabled. | | | | | SD gamma correction curve select | 0 | | | | | | | | Gamma Correction Curve A. | | | | | | 1 | | | | | | | | Gamma Correction Curve B. | | | 0x89 | SD Mode | SD undershoot limiter | | | | | | | 0 | 0 | Disabled. | 0x00 | | | Register 8 | | | | | | | | 0 | 1 | –11 IRE. | | | | | | | | | | | | 1 | 0 | −6 IRE. | | | | | | | | | | | | 1 | 1 | −1.5 IRE. | | | | | Reserved | | | | | | 0 | | | 0 must be written to this bit. | | | | | SD black burst output on DAC luma | | | | | 0 | | | | Disabled. | | | | | | | | | | 1 | | | | Enabled. | _ | | | | SD chroma delay | | | 0 | 0 | | | | | Disabled. | | | | | | | | 0 | 1 | | | | | Four clock cycles. | | | | | | | | 1 | 0 | | | | | Eight clock cycles. | | | | | | | | 1 | 1 | | | | | Reserved. | _ | | | | Reserved | 0 | 0 | | | | | | | 0 must be written to these bits. | | <sup>&</sup>lt;sup>1</sup> When set to 0, the horizontal/vertical counters automatically wrap around at the end of the line/field/frame of the selected standard. When set to 1, the horizontal/vertical counters are free running and wrap around when external sync signals indicate to do so. Table 30. Register 0x8A to Register 0x98 | SR7 to | | | | | E | 3it Nu | ımbe | r¹ | | | | Reset | |--------|----------------------|-----------------------|---|---|---|--------|------|----|---|---|-----------------------------------------------------------------------------------------------------|-------| | SR0 | Register | Bit Description | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Register Setting | Value | | 0x8A | SD Timing Register 0 | SD slave/master mode | | | | | | | | 0 | Slave mode. | 0x08 | | | | | | | | | | | | 1 | Master mode. | | | | | SD timing mode | | | | | | 0 | 0 | | Mode 0. | | | | | | | | | | | 0 | 1 | | Mode 1. | | | | | | | | | | | 1 | 0 | | Mode 2. | | | | | | | | | | | 1 | 1 | | Mode 3. | | | | | Reserved | | | | | 1 | | | | | | | | | SD luma delay | | | 0 | 0 | | | | | No delay. | | | | | | | | 0 | 1 | | | | | Two clock cycles. | | | | | | | | 1 | 0 | | | | | Four clock cycles. | | | | | | | | 1 | 1 | | | | | Six clock cycles. | | | | | SD minimum luma value | | 0 | | | | | | | -40 IRE. | | | | | | | 1 | | | | | | | −7.5 IRE. | | | | | SD timing reset | 0 | | | | | | | | Normal operation | | | | | | 1 | | | | | | | | Freezes the counters; this bit must be set back to zero to reset the counters and resume operation. | | | SR7 to | | | | | Е | Bit Nu | mber | .1 | | | | Reset | |--------|--------------------------------------------|-------------------------------------|----|----|----------------|--------|------|----|----|----|--------------------------------------|-------| | SR0 | Register | Bit Description | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Register Setting | Value | | 0x8B | SD Timing Register 1 | SD HSYNC width | | | | | | | 0 | 0 | t <sub>a</sub> = one clock cycle. | 0x00 | | | (applicable in master | | | | | | | | 0 | 1 | t <sub>a</sub> = four clock cycles. | | | | modes only, that is,<br>Subaddress 0x8A, | | | | | | | | 1 | 0 | t <sub>a</sub> = 16 clock cycles. | | | | Bit $0 = 1$ ) | | | | | | | | 1 | 1 | $t_a = 128$ clock cycles. | | | | ,, | SD HSYNC to VSYNC | | | | | 0 | 0 | | | $t_b = 0$ clock cycles. | | | | | delay | | | | | 0 | 1 | | | $t_b$ = four clock cycles. | | | | | | | | | | 1 | 0 | | | t <sub>b</sub> = eight clock cycle.s | | | | | | | | | | 1 | 1 | | | $t_b = 18$ clock cycles. | | | | | SD HSYNC to VSYNC | | | X <sup>2</sup> | 0 | | | | | $t_c = t_{b.}$ | | | | | rising edge delay (Mode 1 only) | | | X <sup>2</sup> | 1 | | | | | $t_c = t_b + 32 \ \mu s.$ | | | | | SD VSYNC width (Mode 2 | | | 0 | 0 | | | | | One clock cycle. | | | | | only) | | | 0 | 1 | | | | | Four clock cycles. | | | | | | | | 1 | 0 | | | | | 16 clock cycles. | | | | | | | | 1 | 1 | | | | | 128 clock cycles. | | | | | SD HSYNC to pixel data | 0 | 0 | | | | | | | 0 clock cycles. | | | | | adjust | 0 | 1 | | | | | | | One clock cycle. | | | | | | 1 | 0 | | | | | | | Two clock cycles. | | | | | | 1 | 1 | | | | | | | Three clock cycles. | | | 0x8C | SD F <sub>sc</sub> Register 0 <sup>3</sup> | Subcarrier Frequency Bits[7:0] | х | х | х | х | х | х | х | х | Subcarrier Frequency Bits[7:0] | 0x1F | | 0x8D | SD F <sub>SC</sub> Register 1 <sup>3</sup> | Subcarrier Frequency<br>Bits[15:8] | х | х | х | Х | х | х | х | х | Subcarrier Frequency Bits[15:8]. | 0x7C | | 0x8E | SD F <sub>SC</sub> Register 2 <sup>3</sup> | Subcarrier Frequency<br>Bits[23:16] | х | х | х | х | х | х | х | х | Subcarrier Frequency<br>Bits[23:16]. | 0xF0 | | 0x8F | SD F <sub>SC</sub> Register 3 <sup>3</sup> | Subcarrier Frequency<br>Bits[31:24] | х | х | х | х | х | х | х | х | Subcarrier Frequency<br>Bits[31:24]. | 0x21 | | 0x90 | SD F <sub>sc</sub> phase | Subcarrier Phase Bits[9:2] | х | х | х | х | х | х | х | х | Subcarrier Phase Bits[9:2]. | 0x00 | | 0x91 | SD closed captioning | Extended data on even fie lds | х | х | Х | Х | х | Х | х | Х | Extended Data Bits[7:0]. | 0x00 | | 0x92 | SD closed captioning | Extended data on even fields | х | х | Х | Х | х | Х | х | Х | Extended Data Bits[15:8]. | 0x00 | | 0x93 | SD closed captioning | Data on odd fields | х | х | х | х | х | х | х | х | Data Bits[7:0]. | 0x00 | | 0x94 | SD closed captioning | Data on odd fields | х | х | х | х | х | х | х | х | Data Bits[15:8]. | 0x00 | | 0x95 | SD Pedestal Register 0 | Pedestal on odd fields | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | Setting any of these bits to 1 | 0x00 | | 0x96 | SD Pedestal Register 1 | Pedestal on odd fields | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | disables pedestal on the line | 0x00 | | 0x97 | SD Pedestal Register 2 | Pedestal on even fields | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | number indicated by the bit | 0x00 | | 0x98 | SD Pedestal Register 3 | Pedestal on even fields | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | settings. | 0x00 | $<sup>^1</sup>$ x = Logic 0 or Logic 1. $^2$ X = don't care. $^3$ SD subcarrier frequency registers default to NTSC subcarrier frequency values. Table 31. Register 0x99 to Register 0xA5 | SR7 to | | | | | E | Bit Nu | ımbei | r¹ | | | | Reset | |--------|-------------------|-----------------------------------|---|---|---|--------|-------|----|---|---|----------------------------------------------------|-------| | SR0 | Register | Bit Description | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Register Setting | Value | | 0x99 | SD CGMS/WSS 0 | SD CGMS data | | | | | х | х | х | х | CGMS Data Bits[C19:C16] | 0x00 | | | | SD CGMS CRC | | | | 0 | | | | | Disabled | | | | | | | | | 1 | | | | | Enabled | | | | | SD CGMS on odd fields | | | 0 | | | | | | Disabled | | | | | | | | 1 | | | | | | Enabled | | | | | SD CGMS on even fields | | 0 | | | | | | | Disabled | | | | | | | 1 | | | | | | | Enabled | | | | | SD WSS | 0 | | | | | | | | Disabled | | | | | | 1 | | | | | | | | Enabled | | | 0x9A | SD CGMS/WSS 1 | SD CGMS/WSS data | | | х | х | х | х | х | х | CGMS Data Bits[C13:C8] or<br>WSS Data Bits[W13:W8] | 0x00 | | | | SD CGMS data | х | х | | | | | | | CGMS Data Bits[C15:C14] | 7 | | 0x9B | SD CGMS/WSS 2 | SD CGMS/WSS data | х | х | х | х | х | х | х | х | CGMS Data Bits[C7:C0] or<br>WSS Data Bits[W7:W0] | 0x00 | | 0x9C | SD scale LSB | LSBs for SD Y scale value | | | | | | | х | х | SD Y Scale Bits[1:0] | 0x00 | | | | LSBs for SD Cb scale value | | | | | х | х | | | SD Cb Scale Bits[1:0] | | | | | LSBs for SD Cr scale value | | | х | х | | | | | SD Cr Scale Bits[1:0] | | | | | LSBs for SD F <sub>SC</sub> phase | х | х | | | | | | | Subcarrier Phase Bits[1:0] | 7 | | 0x9D | SD Y scale | SD Y scale value | х | х | х | х | х | х | х | х | SD Y Scale Bits[9:2] | 0x00 | | 0x9E | SD Cb scale | SD Cb scale value | х | х | х | х | х | х | х | х | SD Cb Scale Bits[9:2] | 0x00 | | 0x9F | SD Cr scale | SD Cr scale value | Х | х | х | х | х | Х | х | х | SD Cr Scale Bits[9:2] | 0x00 | | 0xA0 | SD hue adjust | SD hue adjust value | х | х | х | х | х | х | х | х | SD Hue adjust Bits[7:0] | 0x00 | | 0xA1 | SD brightness/WSS | SD brightness value | | х | х | х | х | х | х | х | SD Brightness Bits[6:0] | 0x00 | | | | SD blank WSS data | 0 | | | | | | | | Disabled<br>Enabled | | | 0xA2 | SD luma SSAF | SD luma SSAF gain/attenuation | | | | | 0 | 0 | 0 | 0 | -4 dB | 0x00 | | | | (only applicable if Register | | | | | | | | | | | | | | 0x87, Bit 4 = 1) | | | | | 0 | 1 | 1 | 0 | 0 dB | | | | | | | | | | | | | | | | | | | | | | | | 1 | 1 | 0 | 0 | +4 dB | | | | | Reserved | 0 | 0 | 0 | 0 | | | | | | | | 0xA3 | SD DNR 0 | Coring gain border (in DNR | | | | | 0 | 0 | 0 | 0 | No gain | 0x00 | | | | mode, the values in brackets | | | | | 0 | 0 | 0 | 1 | +1/16 [-1/8] | | | | | apply) | | | | | 0 | 0 | 1 | 0 | +2/16 [-2/8] | | | | | | | | | | 0 | 0 | 1 | 1 | +3/16 [-3/8] | | | | | | | | | | 0 | 1 | 0 | 0 | +4/16 [-4/8] | | | | | | | | | | 0 | 1 | 0 | 1 | +5/16 [-5/8] | | | | | | | | | | 0 | 1 | 1 | 0 | +6/16 [-6/8] | | | | | | | | | | 0 | 1 | 1 | 1 | +7/16 [-7/8] | | | | | | | | | | 1 | 0 | 0 | 0 | +8/16 [-1] | | | | | Coring gain data (in DNR | 0 | 0 | 0 | 0 | | | | | No gain. | | | | | mode, the values in brackets | 0 | 0 | 0 | 1 | | | | | +1/16 [-1/8] | | | | | apply) | 0 | 0 | 1 | 0 | | | | | +2/16 [-2/8] | | | | | | 0 | 0 | 1 | 1 | | | | | +3/16 [-3/8] | | | | | | 0 | 1 | 0 | 0 | | | | | +4/16 [-4/8] | | | | | | 0 | 1 | 0 | 1 | | | | | +5/16 [-5/8] | | | | | | 0 | 1 | 1 | 0 | | | | | +6/16 [-6/8] | | | | | | 0 | 1 | 1 | 1 | | | | | +7/16 [-7/8] | | | | | | 1 | 0 | 0 | 0 | | | | | +8/16 [-1] | | | SR7 to | | | | | Е | Bit Nu | mbei | r¹ | | | | Reset | |--------|----------|--------------------|---|---|---|--------|------|----|---|---|--------------------|-------| | SR0 | Register | Bit Description | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Register Setting | Value | | 0xA4 | SD DNR 1 | DNR threshold | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | | | | | | | | | | | | | ••• | | | | | | | | 1 | 1 | 1 | 1 | 1 | 0 | 62 | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 63 | | | | | Border area | | 0 | | | | | | | Two pixels | | | | | | | 1 | | | | | | | Four pixels | | | | | Block size control | 0 | | | | | | | | Eight pixels | | | | | | 1 | | | | | | | | 16 pixels | | | 0xA5 | SD DNR 2 | DNR input select | | | | | | 0 | 0 | 1 | Filter A | 0x00 | | | | | | | | | | 0 | 1 | 0 | Filter B | | | | | | | | | | | 0 | 1 | 1 | Filter C | | | | | | | | | | | 1 | 0 | 0 | Filter D | | | | | DNR mode | | | | | 0 | | | | DNR mode | | | | | | | | | | 1 | | | | DNR sharpness mode | | | | | DNR block offset | 0 | 0 | 0 | 0 | | | | | 0 pixel offset | | | | | | 0 | 0 | 0 | 1 | | | | | One-pixel offset | | | | | | | | | | | | | | | | | | | | 1 | 1 | 1 | 0 | | | | | 14-pixel offset | | | | | | 1 | 1 | 1 | 1 | | | | | 15-pixel offset | | $<sup>^{1}</sup>$ x = Logic 0 or Logic 1. Table 32. Register 0xA6 to Register 0xBB | SR7 to | | | | | Bi | t Nu | mbei | r¹ | | | Register | Reset | |--------|----------------------|------------------------------|---|---|----|------|------|----|---|---|-----------|-------| | SR0 | Register | Bit Description | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Setting | Value | | 0xA6 | SD Gamma A0 | SD Gamma Curve A (Point 24) | Х | х | х | Х | Х | Х | Х | Х | A0 | 0x00 | | 0xA7 | SD Gamma A1 | SD Gamma Curve A (Point 32) | Х | х | х | Х | Х | Х | Х | Х | A1 | 0x00 | | 0xA8 | SD Gamma A2 | SD Gamma Curve A (Point 48) | Х | х | х | Х | Х | Х | Х | Х | A2 | 0x00 | | 0xA9 | SD Gamma A3 | SD Gamma Curve A (Point 64) | Х | х | х | Х | Х | Х | Х | Х | A3 | 0x00 | | 0xAA | SD Gamma A4 | SD Gamma Curve A (Point 80) | Х | х | х | Х | Х | Х | Х | Х | A4 | 0x00 | | 0xAB | SD Gamma A5 | SD Gamma Curve A (Point 96) | х | х | х | х | х | х | Х | х | A5 | 0x00 | | 0xAC | SD Gamma A6 | SD Gamma Curve A (Point 128) | Х | х | х | Х | Х | Х | Х | Х | A6 | 0x00 | | 0xAD | SD Gamma A7 | SD Gamma Curve A (Point 160) | Х | х | х | Х | Х | Х | Х | Х | A7 | 0x00 | | 0xAE | SD Gamma A8 | SD Gamma Curve A (Point 192) | Х | х | х | Х | Х | Х | Х | Х | A8 | 0x00 | | 0xAF | SD Gamma A9 | SD Gamma Curve A (Point 224) | Х | Х | х | х | х | х | Х | х | A9 | 0x00 | | 0xB0 | SD Gamma B0 | SD Gamma Curve B (Point 24) | х | х | х | х | х | х | Х | х | B0 | 0x00 | | 0xB1 | SD Gamma B1 | SD Gamma Curve B (Point 32) | Х | х | х | Х | Х | Х | Х | Х | B1 | 0x00 | | 0xB2 | SD Gamma B2 | SD Gamma Curve B (Point 48) | Х | х | х | Х | Х | Х | Х | Х | B2 | 0x00 | | 0xB3 | SD Gamma B3 | SD Gamma Curve B (Point 64) | Х | х | х | Х | Х | Х | Х | Х | B3 | 0x00 | | 0xB4 | SD Gamma B4 | SD Gamma Curve B (Point 80) | Х | х | х | Х | Х | Х | Х | Х | B4 | 0x00 | | 0xB5 | SD Gamma B5 | SD Gamma Curve B (Point 96) | Х | х | х | Х | Х | Х | Х | Х | B5 | 0x00 | | 0xB6 | SD Gamma B6 | SD Gamma Curve B (Point 128) | х | х | х | х | х | х | Х | х | B6 | 0x00 | | 0xB7 | SD Gamma B7 | SD Gamma Curve B (Point 160) | х | х | х | х | х | х | Х | х | B7 | 0x00 | | 0xB8 | SD Gamma B8 | SD Gamma Curve B (Point 192) | Х | Х | х | Х | Х | Х | Х | Х | B8 | 0x00 | | 0xB9 | SD Gamma B9 | SD Gamma Curve B (Point 224) | Х | Х | х | Х | Х | х | Х | х | B9 | 0x00 | | 0xBA | SD brightness detect | SD brightness value | Х | Х | Х | Х | Х | Х | х | Х | Read only | 0xXX | | SR7 to | | | Bit Number <sup>1</sup> Register | | | | | | | Register | Reset | | |--------|-------------|----------------------|----------------------------------|---|---|---|---|---|---|----------|-----------------------------------------------------|-------| | SR0 | Register | Bit Description | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Setting | Value | | 0xBB | Field count | Field count | | | | | | Х | Х | х | Read only | 0x0X | | | | Reserved | | | 0 | 0 | 0 | | | | Reserved | | | | | Encoder version code | 0 | 0 | | | | | | | Read only; first<br>encoder<br>version <sup>2</sup> | | | | | | 0 | 1 | | | | | | | Read only;<br>second<br>encoder<br>version | | Table 33. Register 0xBD to Register 0xC8 | SR7 to | | | | | Bi | t Num | ber1 | | | | | Reset | |--------|------------------|---------------------------|---|---|----|-------|------|---|---|---|-------------------|-------| | SR0 | Register | Bit Description | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Register Setting | Value | | 0xBD | SD CSC Matrix 1 | SD CSC matrix coefficient | Х | х | Х | Х | Х | Х | Х | Х | Bits [7:0] for a1 | 0x42 | | 0xBE | SD CSC Matrix 2 | SD CSC matrix coefficient | х | х | Х | Х | Х | Х | Х | Х | Bits [7:0] for a2 | 0x81 | | 0xBF | SD CSC Matrix 3 | SD CSC matrix coefficient | Х | х | Х | Х | Х | Х | Х | Х | Bits [7:0] for a3 | 0x19 | | 0xC0 | SD CSC Matrix 4 | SD CSC matrix coefficient | х | х | Х | Х | х | Х | Х | х | Bits [7:0] for a4 | 0x10 | | 0xC1 | SD CSC Matrix 5 | SD CSC matrix coefficient | х | х | Х | Х | Х | Х | Х | Х | Bits [7:0] for b1 | 0x70 | | 0xC2 | SD CSC Matrix 6 | SD CSC matrix coefficient | х | х | Х | Х | Х | Х | Х | Х | Bits [7:0] for b2 | 0x5E | | 0xC3 | SD CSC Matrix 7 | SD CSC matrix coefficient | Х | х | Х | Х | Х | Х | Х | Х | Bits [7:0] for b3 | 0x12 | | 0xC4 | SD CSC Matrix 8 | SD CSC matrix coefficient | х | х | Х | Х | Х | Х | Х | Х | Bits [7:0] for b4 | 0x80 | | 0xC5 | SD CSC Matrix 9 | SD CSC matrix coefficient | х | х | Х | Х | Х | Х | Х | Х | Bits [7:0] for c1 | 0x26 | | 0xC6 | SD CSC Matrix 10 | SD CSC matrix coefficient | х | х | Х | Х | Х | Х | Х | Х | Bits [7:0] for c2 | 0x4A | | 0xC7 | SD CSC Matrix 11 | SD CSC matrix coefficient | Х | х | Х | Х | Х | Х | Х | Х | Bits [7:0] for c3 | 0x70 | | 0xC8 | SD CSC Matrix 12 | SD CSC matrix coefficient | Х | х | х | х | х | х | х | х | Bits [7:0] for c4 | 0x80 | $<sup>^{1}</sup>$ x = Logic 0 or Logic 1. $<sup>^1</sup>$ x = Logic 0 or Logic 1. $^2$ See the HD Interlace External $\overline{P_-HSYNC}$ and $\overline{P_-VSYNC}$ Considerations section for information about the first encoder revision. Table 34. Register 0xC9 to Register 0xCE | SR7 to | | | Bit Number | | | | | | Reset | | | | |--------|-------------------|--------------------------|------------|----|----|----|----|----|-------|----|----------------------------------------------------|-------| | SR0 | Register | Bit Description | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Register Setting | Value | | 0xC9 | Teletext control | Teletext enable | | | | | | | | 0 | Disabled. | 0x00 | | | | | | | | | | | | 1 | Enabled. | | | | | Teletext request mode | | | | | | | 0 | | Line request signal. | | | | | | | | | | | | 1 | | Bit request signal. | | | | | Teletext input pin | | | | | 0 | 0 | | | S_VSYNC. | | | | | select | | | | | 0 | 1 | | | P_VSYNC. | | | | | | | | | | 1 | 0 | | | C0. | | | | | | | | | | 1 | 1 | | | Reserved. | | | | | Reserved | 0 | 0 | 0 | 0 | | | | | Reserved. | | | 0xCA | Teletext request | Teletext request falling | | | | | 0 | 0 | 0 | 0 | 0 clock cycles. | 0x00 | | | control | edge position control | | | | | 0 | 0 | 0 | 1 | One clock cycle. | | | | | | | | | | | | | | | | | | | | | | | | 1 | 1 | 1 | 0 | 14 clock cycles. | | | | | | | | | | 1 | 1 | 1 | 1 | 15 clock cycles. | | | | | Teletext request rising | 0 | 0 | 0 | 0 | | | | | 0 clock cycles. | | | | | edge position control | 0 | 0 | 0 | 1 | | | | | One clock cycle. | | | | | | | | | | | | | | | | | | | | 1 | 1 | 1 | 0 | | | | | 14 clock cycles. | | | | | | 1 | 1 | 1 | 1 | | | | | 15 clock cycles. | | | 0xCB | TTX Line Enable 0 | Teletext on odd fields | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | Setting any of these bits | 0x00 | | 0xCC | TTX Line Enable 1 | Teletext on odd fields | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | to 1 enables teletext on the line number indicated | 0x00 | | 0xCD | TTX Line Enable 2 | Teletext on even fields | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | by the bit settings. | 0x00 | | 0xCE | TTX Line Enable 3 | Teletext on even fields | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | | 0x00 | Table 35. Register 0xE0 to Register 0xF1 | SR7 to | | | | | | Bit Nu | ımbeı | r¹ | | | | Reset | |--------|-------------|-----------------|---|---|---|--------|-------|----|---|---|----------------------|-------| | SR0 | Register | Bit Description | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Register Setting | Value | | 0xE0 | Macrovision | MV control bits | х | х | х | х | Х | х | х | Х | | 0x00 | | 0xE1 | Macrovision | MV control bits | х | х | х | х | Х | х | х | Х | | 0x00 | | 0xE2 | Macrovision | MV control bits | х | Х | Х | Х | Х | Х | Х | Х | | 0x00 | | 0xE3 | Macrovision | MV control bits | х | Х | Х | Х | Х | Х | Х | Х | | 0x00 | | 0xE4 | Macrovision | MV control bits | х | х | х | х | х | х | х | х | | 0x00 | | 0xE5 | Macrovision | MV control bits | х | х | х | х | х | х | х | х | | 0x00 | | 0xE6 | Macrovision | MV control bits | х | х | х | х | х | х | х | х | | 0x00 | | 0xE7 | Macrovision | MV control bits | х | х | х | х | х | х | х | х | | 0x00 | | 0xE8 | Macrovision | MV control bits | х | х | х | х | х | х | х | х | | 0x00 | | 0xE9 | Macrovision | MV control bits | х | х | х | х | х | х | х | х | | 0x00 | | 0xEA | Macrovision | MV control bits | х | х | х | х | х | х | х | х | | 0x00 | | 0xEB | Macrovision | MV control bits | х | Х | х | Х | х | Х | Х | х | | 0x00 | | 0xEC | Macrovision | MV control bits | х | х | х | х | х | х | х | х | | 0x00 | | 0xED | Macrovision | MV control bits | х | Х | х | х | х | х | х | х | | 0x00 | | 0xEE | Macrovision | MV control bits | х | х | х | х | х | х | х | Х | | 0x00 | | 0xEF | Macrovision | MV control bits | х | х | х | х | х | х | х | Х | | 0x00 | | 0xF0 | Macrovision | MV control bits | х | х | х | х | х | х | х | Х | | 0x00 | | 0xF1 | Macrovision | MV control bits | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Х | Bits[7:1] must be 0. | 0x00 | $<sup>^{1}</sup>$ x = Logic 0 or Logic 1. ### INPUT CONFIGURATION The ADV7344 supports a number of different input modes. The desired input mode is selected using Subaddress 0x01, Bits[6:4]. The ADV7344 defaults to standard definition only (SD only) on power-up. Table 36 provides an overview of all possible input configurations. Each input mode is described in detail in the following sections. #### STANDARD DEFINITION ONLY #### **Subaddress 0x01, Bits[6:4] = 000** Standard definition (SD) YCrCb data can be input in 4:2:2 format. Standard definition (SD) RGB data can be input in 4:4:4 format. A 27 MHz clock signal must be provided on the CLKIN\_A pin. Input synchronization signals are provided on the \$\overline{S}\$\_HSYNC and \$\overline{S}\$\_VSYNC pins. #### 8-/10-Bit 4:2:2 YCrCb Mode #### Subaddress 0x87, Bit 7 = 0; Subaddress 0x88, Bit 3 = 0 In 8-/10-bit 4:2:2 YCrCb input mode, the interleaved pixel data is input on Pin S9 to Pin S2/S0 (or Pin Y9 to Pin Y2/Y0, depending on Subaddress 0x01, Bit 7), with Pin S0/Y0 being the LSB in 10-bit input mode. The ITU-R BT.601/656 input standard is supported. Embedded EAV/SAV timing codes are also supported. #### 16-/20-Bit 4:2:2 YCrCb Mode #### Subaddress 0x87, Bit 7 = 0; Subaddress 0x88, Bit 3 = 1 In 16-/20-bit 4:2:2 YCrCb input mode, the Y pixel data is input on Pin S9 to Pin S2/S0 (or Pin Y9 to Pin Y2/Y0, depending on Subaddress 0x01, Bit 7), with Pin S0/Y0 being the LSB in 20-bit input mode. The CrCb pixel data is input on Pin Y9 to Pin Y2/Y0 (or Pin C9 to Pin C2/C0, depending on Subaddress 0x01, Bit 7), with Pin Y0/C0 being the LSB in 20-bit input mode. Embedded EAV/SAV timing codes are not supported; therefore, so an external synchronization is needed in this mode. #### 24-/30-Bit 4:4:4 RGB Mode #### Subaddress 0x87, Bit 7 = 1 In 24-/30-bit 4:4:4 RGB input mode, the red pixel data is input on Pin S9 to Pin S2/S0, the green pixel data is input on Pin Y9 to Pin Y2/Y0, and the blue pixel data is input on Pin C9 to Pin C2/C0. The S0, Y0, and C0 pins are the respective bus LSBs in 30-bit input mode. Figure 50. SD Only Example Application **Table 36. Input Configuration** | | | S | Υ | С | |------|-------------------------------------------------------------|---------------------|--------------------------------------|---------------------| | Inpu | t Mode <sup>1</sup> | 9 8 7 6 5 4 3 2 1 0 | 9 8 7 6 5 4 3 2 1 0 | 9 8 7 6 5 4 3 2 1 0 | | 000 | SD only | | Y/C/S bus swap $(0x01[7]) = 0$ | | | | 8-/10-bit<br>YCrCb <sup>2, 3</sup> | YCrCb | | | | | 16-/20-bit<br>YCrCb <sup>2, 3, 4</sup> | Y | CrCb | | | | | | Y/C/S bus swap $(0x01[7]) = 1$ | | | | 8-/10-bit<br>YCrCb <sup>2, 3</sup> | | YCrCb | | | | 16-/20-bit<br>YCrCb <sup>2, 3, 4</sup> | | Υ | CrCb | | | | | SD RGB input enable (0x87[7]) = 1 | | | | 24-/30-bit<br>RGB <sup>4</sup> | R | G | В | | 001 | ED/HD-SDR<br>only <sup>3, 5, 6, 7</sup> | | ED/HD RGB input enable (0x35[1]) = 0 | | | | 16-/20-bit<br>YCrCb | | Y | CrCb | | | 24-/30-bit<br>YCrCb | Cr | Υ | Cb | | | | | ED/HD RGB input enable (0x35[1]) = 1 | | | | 24-/30-bit<br>RGB <sup>4</sup> | R | G | В | | 010 | ED/HD-DDR<br>only<br>(8-/10-bit) <sup>3,</sup><br>6,7 | | YCrCb | | | 011 | SD, ED/HD-<br>SDR<br>(24-/30-<br>bit) <sup>3, 6, 7, 8</sup> | YCrCb (SD) | Y (ED/HD) | CrCb (ED/HD) | | 100 | SD, ED/HD-<br>DDR<br>(16-/20-<br>bit) <sup>3, 6, 7, 8</sup> | YCrCb (SD) | YCrCb (ED/HD) | | | 111 | ED Only (54<br>MHz) (8-/10-<br>bit) <sup>3, 6, 7</sup> | | YCrCb | | <sup>&</sup>lt;sup>1</sup> The input mode is determined by Subaddress 0x01, Bits[6:4]. <sup>2</sup> In SD only (YCrCb) mode, the format of the input data is determined by Subaddress 0x88, Bits[4:3]. See Table 29 for more information. <sup>&</sup>lt;sup>3</sup> For 8-76-724-bit inputs, only the eight most significant bits (MSBs) of each applicable input bus are used. <sup>4</sup> External synchronization signals must be used in this input mode. Embedded EAV/SAV timing codes are not supported. <sup>5</sup> In ED/HD-SDR only (YCrCb) mode, the format of the input data is determined by Subaddress 0x33, Bit 6. See Table 22 for more information. $<sup>^{6}</sup>$ ED = enhanced definition = 525p and 625p. <sup>&</sup>lt;sup>7</sup> The bus width of the ED/HD input data is determined by Subaddress 0x33, Bit 2 (0 = 8-bit input, 1 = 10-bit input). See Table 22 for more information. <sup>8</sup> The bus width of the SD input data is determined by Subaddress 0x88, Bits[4:] (00 = 8-bit, 11 = 16-bit, 10 = 10-bit, 11 = 20-bit). See Table 29 for more information. ## ENHANCED DEFINITION/HIGH DEFINITION ONLY #### Subaddress 0x01, Bits[6:4] = 001 or 010 Enhanced definition (ED) or high definition (HD) YCrCb data can be input in either 4:2:2 or 4:4:4 format. If desired, dual data rate (DDR) pixel data inputs can be employed (4:2:2 format only). Enhanced definition (ED) or high definition (HD) RGB data can be input in 4:4:4 format (single data rate only). The clock signal must be provided on the CLKIN\_A pin. Input synchronization signals are provided on the P\_HSYNC, P\_VSYNC, and P\_BLANK pins. #### 16-/20-Bit 4:2:2 YCrCb Mode (SDR) #### Subaddress 0x35, Bit 1 = 0; Subaddress 0x33, Bit 6 = 1 In 16-/20-bit 4:2:2 YCrCb input mode, the Y pixel data is input on Pin Y9 to Pin Y2/Y0, with Pin Y0 being the LSB in 20-bit input mode. The CrCb pixel data is input on Pin C9 to Pin C2/C0, with Pin C0 being the LSB in 20-bit input mode. #### 8-/10-Bit 4:2:2 YCrCb Mode (DDR) ### Subaddress 0x35, Bit 1 = 0; Subaddress 0x33, Bit 6 = 1 In 8-/10-bit DDR 4:2:2 YCrCb input mode, the Y pixel data is input on Pin Y9 to Pin Y2/Y0 on either the rising or falling edge of CLKIN A. Pin Y0 is the LSB in 10-bit input mode. The CrCb pixel data is also input on Pin Y9 to Pin Y2/Y0 on the opposite edge of CLKIN\_A. Pin Y0 is the LSB in 10-bit input mode. Whether the Y data is clocked in on the rising or falling edge of CLKIN\_A is determined by Subaddress 0x01, Bits[2:1] (see Figure 51 and Figure 52). #### 24-/30-Bit 4:4:4 YCrCb Mode #### Subaddress 0x35, Bit 1 = 0; Subaddress 0x33, Bit 6 = 0 In 24-/30-bit 4:4:4 YCrCb input mode, the Y pixel data is input on Pin Y9 to Pin Y2/Y0, with Pin Y0 being the LSB in 30-bit input mode. The Cr pixel data is input on Pin S9 to Pin S2/S0, with Pin S0 being the LSB in 30-bit input mode. The Cb pixel data is input on Pin C9 to Pin C2/C0, with Pin C0 being the LSB in 30-bit input mode. #### 24-/30-Bit 4:4:4 RGB Mode #### Subaddress 0x35, Bit 1 = 1 In 24-/30-bit 4:4:4 RGB input mode, the red pixel data is input on Pin S9 to Pin S2/S0, the green pixel data is input on Pin Y9 to Pin Y2/Y0, and the blue pixel data is input on Pin C9 to Pin C2/C0. The S0, Y0, and C0 pins are the respective bus LSBs in 30-bit input mode. Figure 53. ED/HD Only Example Application ## SIMULTANEOUS STANDARD DEFINITION AND ENHANCED DEFINITION/HIGH DEFINITION #### Subaddress 0x01, Bits[6:4] = 011 or 100 The ADV7344 is able to simultaneously process SD 4:2:2 YCrCb data and ED/HD 4:2:2 YCrCb data. The 27 MHz SD clock signal must be provided on the CLKIN\_A pin. The ED/HD clock signal must be provided on the CLKIN\_B pin. SD input synchronization signals are provided on the S\_HSYNC and S\_VSYNC pins. ED/HD input synchronization signals are provided on the P\_HSYNC, P\_VSYNC, and P\_BLANK pins. ## SD 8-/10-Bit 4:2:2 YCrCb and ED/HD-SDR 16-/20-Bit 4:2:2 YCrCb The SD 8-/10-bit 4:2:2 YCrCb pixel data is input on Pin S9 to Pin S2/S0, with Pin S0 being the LSB in 10-bit input mode. The ED/HD 16-/20-bit 4:2:2 Y pixel data is input on Pin Y9 to Pin Y2/Y0, with Pin Y0 being the LSB in 20-bit input mode. The ED/HD 16-/20-bit 4:2:2 CrCb pixel data is input on Pin C9 to Pin C2/C0, with Pin C0 being the LSB in 20-bit input mode. ## SD 8-/10-Bit 4:2:2 YCrCb and ED/HD-DDR 8-/10-Bit 4:2:2 YCrCb The SD 8-/10-bit 4:2:2 YCrCb pixel data is input on Pin S9 to Pin S2/S0, with Pin S0 being the LSB in 10-bit input mode. The ED/HD-DDR 8-/10-bit 4:2:2 Y pixel data is input on Pin Y9 to Pin Y2/Y0 upon the rising or falling edge of CLKIN\_B. Pin Y0 is the LSB in 10-bit input mode. The ED/HD-DDR 8-/10-bit 4:2:2 CrCb pixel data is also input on Pin Y9 to Pin Y2/Y0 on the opposite edge of CLKIN\_B. Pin Y0 is the LSB in 10-bit input mode. Whether the ED/HD Y data is clocked in on the rising or falling edge of CLKIN\_B is determined by Subaddress 0x01, Bits[2:1] (see the input sequence shown in Figure 51 and Figure 52). Figure 54. Simultaneous SD and ED Example Application Figure 55. Simultaneous SD and HD Example Application #### **ENHANCED DEFINITION ONLY (AT 54 MHz)** #### Subaddress 0x01, Bits[6:4] = 111 Enhanced definition (ED) YCrCb data can be input in an interleaved 4:2:2 format on an 8-/10-bit bus at a rate of 54 MHz. A 54 MHz clock signal must be provided on the CLKIN\_A pin. Input synchronization signals are provided on the $\overline{P}_{-}$ HSYNC, $\overline{P}_{-}$ VSYNC, and $\overline{P}_{-}$ BLANK pins. The interleaved pixel data is input on Pin Y9 to Pin Y2/Y0, with Pin Y0 being the LSB in 10-bit input mode. Figure 56. ED Only (at 54 MHz) Input Sequence (EAV/SAV) Figure 57. ED Only (at 54 MHz) Example Application ## **OUTPUT CONFIGURATION** The ADV7344 supports a number of different output configurations. Table 37 to Table 40 list all possible output configurations. **Table 37. SD Only Output Configurations** | RGB/YPrPb<br>Output Select <sup>1</sup><br>(Subaddress<br>0x02, Bit 5) | SD DAC<br>Output 2<br>(Subaddress<br>0x82, Bit 2) | SD DAC<br>Output 1<br>(Subaddress<br>0x82, Bit 1) | SD Luma/Chroma<br>Swap (Subddress<br>0x84, Bit 7) | DAC 1 | DAC 2 | DAC 3 | DAC 4 | DAC 5 | DAC 6 | |------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------|---------------------------------------------------|-------|--------|--------|-------|--------|--------| | 0 | 0 | 0 | 0 | G | В | R | CVBS | Luma | Chroma | | 0 | 0 | 0 | 1 | G | В | R | CVBS | Chroma | Luma | | 0 | 0 | 1 | 0 | CVBS | Luma | Chroma | G | В | R | | 0 | 0 | 1 | 1 | CVBS | Chroma | Luma | G | В | R | | 0 | 1 | 0 | 0 | CVBS | В | R | G | Luma | Chroma | | 0 | 1 | 0 | 1 | CVBS | В | R | G | Chroma | Luma | | 0 | 1 | 1 | 0 | G | Luma | Chroma | CVBS | В | R | | 0 | 1 | 1 | 1 | G | Chroma | Luma | CVBS | В | R | | 1 | 0 | 0 | 0 | Υ | Pb | Pr | CVBS | Luma | Chroma | | 1 | 0 | 0 | 1 | Υ | Pb | Pr | CVBS | Chroma | Luma | | 1 | 0 | 1 | 0 | CVBS | Luma | Chroma | Υ | Pb | Pr | | 1 | 0 | 1 | 1 | CVBS | Chroma | Luma | Υ | Pb | Pr | | 1 | 1 | 0 | 0 | CVBS | Pb | Pr | Υ | Luma | Chroma | | 1 | 1 | 0 | 1 | CVBS | Pb | Pr | Υ | Chroma | Luma | | 1 | 1 | 1 | 0 | Υ | Luma | Chroma | CVBS | Pb | Pr | | 1 | 1 | 1 | 1 | Υ | Chroma | Luma | CVBS | Pb | Pr | $<sup>^{1}</sup>$ If SD RGB output is selected, a color reversal is possible using Subaddress 0x86, Bit 7. #### Table 38. ED/HD Only Output Configurations | 1 more co. 22 / 112 cm; cmp m coming m | | | | | | | | |--------------------------------------------------|-----------------------------------------------|-------|-------|-------|-------|-------|-------| | RGB/YPrPb Output Select (Subaddress 0x02, Bit 5) | ED/HD Color DAC Swap (Subaddress 0x35, Bit 3) | DAC 1 | DAC 2 | DAC 3 | DAC 4 | DAC 5 | DAC 6 | | 0 | 0 | G | В | R | N/A | N/A | N/A | | 0 | 1 | G | R | В | N/A | N/A | N/A | | 1 | 0 | Υ | Pb | Pr | N/A | N/A | N/A | | 1 | 1 | Υ | Pr | Pb | N/A | N/A | N/A | ### Table 39. Simultaneous SD and ED/HD Output Configurations | RGB/YPrPb Output<br>Select (Subaddress<br>0x02, Bit 5) | ED/HD Color<br>DAC Swap<br>(Subaddress<br>0x35, Bit 3) | SD Luma/Chroma<br>Swap (Subaddress<br>0x84, Bit 7) | DAC 1<br>(ED/HD) | DAC 2<br>(ED/HD) | DAC 3<br>(ED/HD) | DAC 4<br>(SD) | DAC 5<br>(SD) | DAC 6<br>(SD) | |--------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------|------------------|------------------|------------------|---------------|---------------|---------------| | 0 | 0 | 0 | G | В | R | CVBS | Luma | Chroma | | 0 | 0 | 1 | G | В | R | CVBS | Chroma | Luma | | 0 | 1 | 0 | G | R | В | CVBS | Luma | Chroma | | 0 | 1 | 1 | G | R | В | CVBS | Chroma | Luma | | 1 | 0 | 0 | Υ | Pb | Pr | CVBS | Luma | Chroma | | 1 | 0 | 1 | Υ | Pb | Pr | CVBS | Chroma | Luma | | 1 | 1 | 0 | Υ | Pr | Pb | CVBS | Luma | Chroma | | 1 | 1 | 1 | Υ | Pr | Pb | CVBS | Chroma | Luma | #### Table 40. ED Only (at 54 MHz) Output Configurations | RGB/YPrPb Output Select (Subaddress 0x02, Bit 5) | ED/HD Color DAC Swap (Subaddress 0x35, Bit 3) | DAC 1 | DAC 2 | DAC 3 | DAC 4 | DAC 5 | DAC 6 | |--------------------------------------------------|-----------------------------------------------|-------|-------|-------|-------|-------|-------| | 0 | 0 | G | В | R | N/A | N/A | N/A | | 0 | 1 | G | R | В | N/A | N/A | N/A | | 1 | 0 | Υ | Pb | Pr | N/A | N/A | N/A | | 1 | 1 | Υ | Pr | Pb | N/A | N/A | N/A | ### **DESIGN FEATURES** #### **OUTPUT OVERSAMPLING** The ADV7344 includes two on-chip phase-locked loops (PLLs) that allow for oversampling of SD, ED, and HD video data. Table 41 shows the various oversampling rates supported in the ADV7344. #### SD Only, ED Only, and HD Only Modes PLL 1 is used in SD only, ED only, and HD only modes. PLL 2 is unused in these modes. PLL 1 is disabled by default and can be enabled using Subaddress 0x00, Bit 1 = 0. #### SD and ED/HD Simultaneous Modes Both PLL 1 and PLL 2 are used in simultaneous modes. The use of two PLLs allows for independent oversampling of SD and ED/HD video. PLL 1 is used to oversample SD video data, and PLL 2 is used to oversample ED/HD video data. In simultaneous modes, PLL 2 is always enabled. PLL 1 is disabled by default and can be enabled using Subaddress 0x00, Bit 1 = 0. #### **ED/HD NONSTANDARD TIMING MODE** #### Subaddress 0x30, Bits[7:3] = 00001 For any ED/HD input data that does not conform to the standards available in the ED/HD standard table (Subaddress 0x30, Bits[7:3]), the ED/HD nonstandard timing mode can be used to interface to the ADV7344. ED/HD nonstandard timing mode can be enabled by setting Subaddress 0x30, Bits[7:3] to 00001. A clock signal must be provided on the CLKIN\_A pin. $\overline{P}_{-}$ HSYNC and $\overline{P}_{-}$ VSYNC must be toggled by the user to generate the appropriate horizontal and vertical synchronization pulses on the analog output from the encoder. Figure 58 illustrates the various output levels that can be generated. Table 42 lists the transitions required to generate these output levels. Embedded EAV/SAV timing codes are not supported in ED/HD nonstandard timing mode. The user must ensure that appropriate pixel data is applied to the encoder where the blanking level is expected at the output. Macrovision and output oversampling are not available in ED/HD nonstandard timing mode. Figure 58. ED/HD Nonstandard Timing Mode Output Levels Table 41. Output Oversampling Modes and Rates | Input Mode<br>Subaddress | 0x01 Bits[6:4] | PLL and Oversampling Control<br>Subaddress 0x00, Bit 1 | Oversampling Mode and Rate | |--------------------------|---------------------|--------------------------------------------------------|----------------------------| | 000 | SD only | 1 | SD (2×) | | 000 | SD only | 0 | SD (16x) | | 001/010 | ED only | 1 | ED (1×) | | 001/010 | ED only | 0 | ED (8×) | | 001/010 | HD only | 1 | HD (1×) | | 001/010 | HD only | 0 | HD (4×) | | 011/100 | SD and ED | 1 | SD (2×) and ED (8×) | | 011/100 | SD and ED | 0 | SD (16×) and ED (8×) | | 011/100 | SD and HD | 1 | SD (2×) and HD (4×) | | 011/100 | SD and HD | 0 | SD (16x) and HD (4x) | | 111 | ED only (at 54 MHz) | 1 | ED only (at 54 MHz) (1×) | | 111 | ED only (at 54 MHz) | 0 | ED only (at 54 MHz) (8×) | Table 42. ED/HD Nonstandard Timing Mode Synchronization Signal Generation | Output Level Transition <sup>1</sup> | P_HSYNC | P_VSYNC | |--------------------------------------|---------|--------------------------| | b to c | 1 to 0 | 1 to 0 or 0 <sup>2</sup> | | c to a | 0 | 0 to 1 | | a to b | 0 to 1 | 1 | | c to b | 0 to 1 | 0 | a = trilevel synchronization pulse level; b = blanking level/active video level; c = synchronization pulse level. <sup>&</sup>lt;sup>2</sup> If P\_VSYNC = 1, it should transition to 0. If P\_VSYNC = 0, it should remain at 0. If trilevel synchronization pulse generation is not required, P\_VSYNC should always be 0. # HD INTERLACE EXTERNAL P\_HSYNC AND P VSYNC CONSIDERATIONS If the encoder revision code (Subaddress 0xBB, Bits[7:6]) = 01 or higher, the user should set Subaddress 0x02, Bit 1 to high to ensure exactly correct timing in the HD interlace modes when using the $\overline{P}$ -HSYNC and $\overline{P}$ -VSYNC synchronization signals. If this bit is set to low, the first active pixel on each line is masked and Pr and Pb outputs are swapped when using the YCrCb 4:2:2 input format. Setting Subaddress 0x02, Bit 1 low causes the encoder to behave in the same way as the first version of silicon (that is, this setting is backward compatible). If the encoder revision code (Subaddress 0xBB, Bits[7:6]) = 00, the setting of Subaddress 0x02, Bit has no effect. In this version of the encoder, the first active pixel is masked and Pr and Pb outputs are swapped when using the YCrCb 4:2:2 format in HD interlace modes with the $\overline{P_{-}HSYNC}$ and $\overline{P_{-}VSYNC}$ synchronization signals. To avoid these limitations, use the newer revision of silicon or a different type of synchronization. These considerations apply only to the HD interlace modes with external $\overline{P_-HSYNC}$ and $\overline{P_-VSYNC}$ synchronization (EAV/SAV mode is not affected and always has exactly correct timing). There is no negative effect in setting Subaddress 0x02, Bit 0 to high, and this bit can remain high for all the other video standards. #### **ED/HD TIMING RESET** #### Subaddress 0x34, Bit 0 An ED/HD timing reset is achieved by toggling the ED/HD timing reset control bit (Subaddress 0x34, Bit 0) from 0 to 1. In this state, the horizontal and vertical counters remain reset. When this bit is set back to 0, the internal counters resume counting. This timing reset applies to the ED/HD timing counters only. # SD SUBCARRIER FREQUENCY LOCK, SUBCARRIER PHASE RESET, AND TIMING RESET #### Subaddress 0x84, Bits[2:1] Together with the SFL pin and SD mode Register 4 (Subaddress 0x84, Bits[2:1]), the ADV7344 can be used in timing reset mode, subcarrier phase reset mode, or SFL mode. #### Timing Reset (TR) Mode In this mode (Subaddress 0x84, Bits[2:1] = 10), a timing reset is achieved in a low-to-high transition on the SFL pin (Pin 48). In this state, the horizontal and vertical counters remain reset. Upon releasing this pin (set to low), the internal counters resume counting, starting with Field 1, and the subcarrier phase is reset. The minimum time the pin must be held high is one clock cycle; otherwise, this reset signal may not be recognized. This timing reset applies to the SD timing counters only. #### Subcarrier Phase Reset (SCR) Mode In this mode (Subaddress 0x84, Bits[2:1] = 01), a low-to-high transition on the SFL pin (Pin 48) resets the subcarrier phase to 0 on the field following the subcarrier phase reset. This reset signal must be held high for a minimum of one clock cycle. Because the field counter is not reset, it is recommended that the reset signal be applied in Field 7 (PAL) or Field 3 (NTSC). The reset of the phase then occurs on the next field, that is, Field 1, lined up correctly with the internal counters. The field count register at Subaddress 0xBB can be used to identify the number of the active field. #### Subcarrier Frequency Lock (SFL) Mode In this mode (Subaddress 0x84, Bits[2:1] = 11), the ADV7344 can be used to lock to an external video source. The SFL mode allows the ADV7344 to automatically alter the subcarrier frequency to compensate for line length variations. When the part is connected to a device such as an ADV7403 video decoder (see Figure 61) that outputs a digital data stream in the SFL format, the part automatically changes to the compensated subcarrier frequency on a line-by-line basis. This digital data stream is 67 bits wide, and the subcarrier is contained in Bit 0 to Bit 21. Each bit is two clock cycles long. Figure 61. SD Subcarrier Frequency Lock Timing and Connections Diagram (Subaddress 0x84, Bits[2:1] = 11) #### SD VCR FF/RW SYNC #### Subaddress 0x82, Bit 5 In DVD record applications where the encoder is used with a decoder, the VCR FF/RW sync control bit can be used for nonstandard input video, that is, in fast forward or rewind mode. In fast forward mode, the sync information at the start of a new field in the incoming video usually occurs before the correct number of lines/fields is reached. In rewind mode, this sync signal usually occurs after the total number of lines/fields is reached. Conventionally, this means that the output video has corrupted field signals because one signal is generated by the incoming video and another is generated when the internal line/field counters reach the end of a field. When the VCR FF/RW sync control is enabled (Subaddress 0x82, Bit 5), the line/field counters are updated according to the incoming VSYNC signal and when the analog output matches the incoming VSYNC signal. This control is available in all slave-timing modes except Slave Mode 0. #### **VERTICAL BLANKING INTERVAL** #### Subaddress 0x31, Bit 4; Subaddress 0x83, Bit 4 The ADV7344 is able to accept input data that contains VBI data (such as CGMS, WSS, VITS) in SD, ED, and HD modes. If VBI is disabled (Subaddress 0x31, Bit 4 for ED/HD; Subaddress 0x83, Bit 4 for SD), VBI data is not present at the output and the entire VBI is blanked. These control bits are valid in all master and slave timing modes. For the SMPTE 293M (525p) standard, VBI data can be inserted on Line 13 to Line 42 of each frame or on Line 6 to Line 43 for the ITU-R BT.1358 (625p) standard. VBI data can be present on Line 10 to Line 20 for NTSC and on Line 7 to Line 22 for PAL. In SD Timing Mode 0 (slave option), if VBI is enabled, the blanking bit in the EAV/SAV code is overwritten. It is possible to use VBI in this timing mode as well. If CGMS is enabled and VBI is disabled, the CGMS data is, nevertheless, available at the output. ### **SD SUBCARRIER FREQUENCY CONTROL** #### Subaddress 0x8C to Subaddress 0x8F The ADV7344 is able to generate the color subcarrier used in CVBS and S-Video (Y-C) outputs from the input pixel clock. Four 8-bit registers are used to set up the subcarrier frequency. The value of these registers is calculated using Subcarrier Frequency Register = $\frac{Number\ of\ subcarrier\ periods\ in\ one\ video\ line}{Number\ of\ 27\ MHz\ clk\ cycles\ in\ one\ video\ line}\!\times\!2^{32}$ where the sum is rounded to the nearest integer. For example, in NTSC mode Subcarrier Register Value = $$\left(\frac{227.5}{1716}\right) \times 2^{32} = 569408543$$ where: Subcarrier Register Value = 569408543d = 0×21F07C1F SD F<sub>SC</sub> Register 0: 0x1F SD F<sub>SC</sub> Register 1: 0x7C SD F<sub>SC</sub> Register 2: 0xF0 SD F<sub>SC</sub> Register 3: 0x21 #### Programming the F<sub>sc</sub> The subcarrier frequency register value is divided into four F<sub>SC</sub> registers, as shown in the previous example. The four subcarrier frequency registers must be updated sequentially, starting with Subcarrier Frequency Register 0 and ending with Subcarrier Frequency Register 3. The subcarrier frequency updates only after the last subcarrier frequency register byte has been received by the ADV7344. The SD input standard autodetection feature must be disabled. #### Typical F<sub>sc</sub> Values Table 43 outlines the values that should be written to the subcarrier frequency registers for NTSC and PAL B/D/G/H/I. Table 43. Typical F<sub>SC</sub> Values | Subaddress | Description | NTSC | PAL B/D/G/H/I | |------------|-------------------|------|---------------| | 0x8C | F <sub>SC</sub> 0 | 0x1F | 0xCB | | 0x8D | F <sub>SC</sub> 1 | 0x7C | 0x8A | | 0x8E | F <sub>SC</sub> 2 | 0xF0 | 0x09 | | 0x8F | F <sub>SC</sub> 3 | 0x21 | 0x2A | #### **SD NONINTERLACED MODE** #### Subaddress 0x88, Bit 1 The ADV7344 supports an SD noninterlaced mode. Using this mode, progressive inputs at twice the frame rate of NTSC and PAL (240p/59.94 Hz and 288p/50 Hz, respectively) can be input into the ADV7344. The SD noninterlaced mode can be enabled using Subaddress 0x88, Bit 1. A 27 MHz clock signal must be provided on the CLKIN\_A pin. Embedded EAV/SAV timing codes or external horizontal and vertical synchronization signals provided on the $\overline{S}$ \_HSYNC and $\overline{S}$ \_VSYNC pins can be used to synchronize the input pixel data. All input configurations, output configurations, and features available in NTSC and PAL modes are available in SD noninterlaced mode. For 240p/59.94 Hz input, the ADV7344 should be configured for NTSC operation, and Subaddress 0x88, Bit 1 should be set to 1. For 288p/50 Hz input, the ADV7344 should be configured for PAL operation, and Subaddress 0x88, Bit 1 should be set to 1. #### **SD SQUARE PIXEL MODE** #### Subaddress 0x82, Bit 4 The ADV7344 supports an SD square pixel mode (Subaddress 0x82, Bit 4). For NTSC operation, an input clock of 24.5454 MHz is required. The active resolution is $640 \times 480$ . For PAL operation, an input clock of 29.5 MHz is required. The active resolution is $768 \times 576$ . For CVBS and S-Video (Y-C) outputs, the SD subcarrier frequency registers must be updated to reflect the input clock frequency used in SD square pixel mode. The SD input standard autodetection feature must be disabled in SD square pixel mode. In square pixel mode, the timing diagrams shown in Figure 62 and Figure 63 apply. Figure 62. Square Pixel Mode EAV/SAV Embedded Timing Figure 63. Square Pixel Mode Active Pixel Timing #### **FILTERS** Table 44 shows an overview of the programmable filters available on the ADV7344. **Table 44. Selectable Filters** | Filter | Subaddress | |--------------------------------|------------| | SD Luma LPF NTSC | 0x80 | | SD Luma LPF PAL | 0x80 | | SD Luma Notch NTSC | 0x80 | | SD Luma Notch PAL | 0x80 | | SD Luma SSAF | 0x80 | | SD Luma CIF | 0x80 | | SD Luma QCIF | 0x80 | | SD Chroma 0.65 MHz | 0x80 | | SD Chroma 1.0 MHz | 0x80 | | SD Chroma 1.3 MHz | 0x80 | | SD Chroma 2.0 MHz | 0x80 | | SD Chroma 3.0 MHz | 0x80 | | SD Chroma CIF | 0x80 | | SD Chroma QCIF | 0x80 | | SD PrPb SSAF | 0x82 | | ED/HD Chroma Input | 0x33 | | ED/HD Sinc Compensation Filter | 0x33 | | ED/HD Chroma SSAF | 0x33 | #### **SD Internal Filter Response** #### Subaddress 0x80, Bits[7:2]; Subaddress 0x82, Bit 0 The Y filter supports several different frequency responses, including two low-pass responses, two notch responses, an extended (SSAF) response with or without gain boost attenuation, a CIF response, and a QCIF response. The PrPb filter supports several different frequency responses, including six low-pass responses, a CIF response, and a QCIF response, as shown in Figure 38 and Figure 39. If SD SSAF gain is enabled (Subaddress 0x87, Bit 4), there are 13 response options in the -4 dB to +4 dB range. The desired response can be programmed using Subaddress 0xA2. The variation in frequency responses is shown in Figure 35 to Figure 37. In addition to the chroma filters listed in Table 44, the ADV7344 contains an SSAF filter that is specifically designed for the color difference component outputs, Pr and Pb. This filter has a cutoff frequency of $\sim$ 2.7 MHz and a gain of $\sim$ 40 dB at 3.8 MHz (see Figure 64). This filter can be controlled with Subaddress 0x82, Bit 0. If this filter is disabled, one of the chroma filters shown in Table 45 can be selected and used for the CVBS or luma/chroma signal. **Table 45. Internal Filter Specifications** | Filter | Pass-Band<br>Ripple (dB) <sup>1</sup> | 3 dB Bandwidth (MHz) <sup>2</sup> | |-----------------|---------------------------------------|-----------------------------------| | Luma LPF NTSC | 0.16 | 4.24 | | Luma LPF PAL | 0.1 | 4.81 | | Luma Notch NTSC | 0.09 | 2.3/4.9/6.6 | | Luma Notch PAL | 0.1 | 3.1/5.6/6.4 | | Luma SSAF | 0.04 | 6.45 | | Luma CIF | 0.127 | 3.02 | | Luma QCIF | Monotonic | 1.5 | | Chroma 0.65 MHz | Monotonic | 0.65 | | Chroma 1.0 MHz | Monotonic | 1 | | Chroma 1.3 MHz | 0.09 | 1.395 | | Chroma 2.0 MHz | 0.048 | 2.2 | | Chroma 3.0 MHz | Monotonic | 3.2 | | Chroma CIF | Monotonic | 0.65 | | Chroma QCIF | Monotonic | 0.5 | $<sup>^1</sup>$ Pass-band ripple is the maximum fluctuation from the 0 dB response in the pass band, measured in decibels. The pass band is defined to have 0 Hz to fc (Hz) frequency limits for a low-pass filter and 0 Hz to f1 (Hz) and f2 (Hz) to infinity for a notch filter, where fc, f1, and f2 are the -3 dB points. ### ED/HD Sinc Compensation Filter Response Subaddress 0x33, Bit 3 The ADV7344 includes a filter designed to counter the effect of sinc roll-off in DAC 1, DAC 2, and DAC 3 while operating in ED/HD mode. This filter is enabled by default. It can be disabled using Subaddress 0x33, Bit 3. The benefit of the filter is illustrated in Figure 65 and Figure 66. Figure 65. ED/HD Sinc Compensation Filter Enabled Figure 66. ED/HD Sinc Compensation Filter Disabled # ED/HD TEST PATTERN COLOR CONTROLS Subaddress 0x36 to Subaddress 0x38 Three 8-bit registers at Subaddress 0x36 to Subaddress 0x38 are used to program the output color of the internal ED/HD test pattern generator (Subaddress 0x31, Bit 2=1), whether it be the lines of the crosshatch pattern or the uniform field test pattern. They are not functional as color controls for external pixel data input. The values for the luma (Y) and the color difference (Cr and Cb) signals used to obtain white, black, and saturated primary and complementary colors conform to the ITU-R BT.601-4 standard. Table 46 shows sample color values that can be programmed into the color registers when the output standard selection is set to EIA 770.2/ EIA770.3 (Subaddress 0x30, Bits[1:0] = 00). <sup>&</sup>lt;sup>2</sup> 3 dB bandwidth refers to the –3 dB cutoff frequency. Table 46. Sample Color Values for EIA 770.2/EIA770.3 ED/HD Output Standard Selection | Sample Color | Y Val | ue | Cr Va | lue | Cb Va | alue | |--------------|-------|--------|-------|--------|-------|--------| | White | 235 | (0xEB) | 128 | (0x80) | 128 | (0x80) | | Black | 16 | (0x10) | 128 | (0x80) | 128 | (0x80) | | Red | 81 | (0x51) | 240 | (0xF0) | 90 | (0x5A) | | Green | 145 | (0x91) | 34 | (0x22) | 54 | (0x36) | | Blue | 41 | (0x29) | 110 | (0x6E) | 240 | (0xF0) | | Yellow | 210 | (0xD2) | 146 | (0x92) | 16 | (0x10) | | Cyan | 170 | (0xAA) | 16 | (0x10) | 166 | (0xA6) | | Magenta | 106 | (0x6A) | 222 | (0xDE) | 202 | (0xCA) | #### **COLOR SPACE CONVERSION MATRIX** #### Subaddress 0x03 to Subaddress 0x09 The internal color space conversion (CSC) matrix automatically performs all color space conversions based on the input mode programmed in the mode select register (Subaddress 0x01, Bits[6:4]). Table 47 and Table 48 show the options available in this matrix. An SD color space conversion from RGB-in to YPrPb-out is possible. An ED/HD color space conversion from RGB-in to YPrPb-out is not possible. **Table 47. SD Color Space Conversion Options** | Input | Output <sup>1</sup> | YPrPb/RGB Out<br>(Subaddress 0x02,<br>Bit 5) | RGB In/YCrCb In<br>(Subaddress 0x87,<br>Bit 7) | |-------|---------------------|----------------------------------------------|------------------------------------------------| | YCrCb | YPrPb | 1 | 0 | | YCrCb | RGB | 0 | 0 | | RGB | YPrPb | 1 | 1 | | RGB | RGB | 0 | 1 | <sup>&</sup>lt;sup>1</sup> CVBS/YC outputs are available for all CSC combinations. Table 48. ED/HD Color Space Conversion Options | Input | Output | YPrPb/RGB Out<br>(Subaddress 0x02,<br>Bit 5) | RGB In/YCrCb In<br>(Subaddress 0x35,<br>Bit 1) | |-------|--------|----------------------------------------------|------------------------------------------------| | YCrCb | YPrPb | 1 | 0 | | YCrCb | RGB | 0 | 0 | | RGB | RGB | 0 | 1 | #### SD Manual CSC Matrix Adjust Feature The SD manual CSC matrix adjust feature provides custom coefficient manipulation for RGB to YPbPr conversion (for YPbPr to RGB conversion, this matrix adjustment is not available). Normally, there is no need to modify the SD matrix coefficients because the CSC matrix automatically performs the color space conversion based on the output color space selected (see Table 47). Note that Bit 7 in Subaddress 0x87 must be set to enable RGB input and, therefore, use the CSC manual adjustment. The SD CSC matrix scalar uses the following equations: $$Y = (a1 \times R) + (a2 \times G) + (a3 \times B) + a4$$ $$Pr = (b1 \times R) + (b2 \times G) + (b3 \times B) + b4$$ $$Pb = (c1 \times R) + (c2 \times G) + (c3 \times B) + c4$$ The coefficients and their default values and register locations are shown in Table 49. Table 49. SD Manual CSC Matrix Default Values | Coefficient | Subaddress | Default | |-------------|------------|---------| | a1 | 0xBD | 0x42 | | a2 | 0xBE | 0x81 | | a3 | 0xBF | 0x19 | | a4 | 0xC0 | 0x10 | | b1 | 0xC1 | 0x70 | | b2 | 0xC2 | 0x5E | | b3 | 0xC3 | 0x12 | | b4 | 0xC4 | 0x80 | | c1 | 0xC5 | 0x26 | | c2 | 0xC6 | 0x4A | | c3 | 0xC7 | 0x70 | | c4 | 0xC8 | 0x80 | #### ED/HD Manual CSC Matrix Adjust Feature The ED/HD manual CSC matrix adjust feature provides custom coefficient manipulation for color space conversions and is used in ED and HD modes only. The ED/HD manual CSC matrix adjust feature can be enabled using Subaddress 0x02, Bit 3. Normally, there is no need to enable this feature because the CSC matrix automatically performs the color space conversion based on the input mode chosen (ED or HD) and the input and output color spaces selected (see Table 48). For this reason, the ED/HD manual CSC matrix adjust feature is disabled by default. If RGB output is selected, the ED/HD CSC matrix scalar uses the following equations: $$R = GY \times Y + RV \times Pr$$ $$G = GY \times Y - (GU \times Pb) - (GV \times Pr)$$ $$B = GY \times Y + BU \times Pb$$ Note that subtractions are implemented in hardware. If YPrPb output is selected, the following equations are used: $$Y = GY \times Y$$ $$Pr = RV \times Pr$$ $$Pb = BU \times Pb$$ where: GY = Subaddress 0x05, Bits[7:0] and Subaddress 0x03, Bits[1:0]. GU = Subaddress 0x06, Bits[7:0] and Subaddress 0x04, Bits[7:6]. GV = Subaddress 0x07, Bits[7:0] and Subaddress 0x04, Bits[5:4]. BU = Subaddress 0x08, Bits[7:0] and Subaddress 0x04, Bits[3:2]. RV = Subaddress 0x09, Bits[7:0] and Subaddress 0x04, Bits[1:0]. On power-up, the CSC matrix is programmed with the default values shown in Table 50. Table 50. ED/HD Manual CSC Matrix Default Values | Subaddress | Default | |------------|---------| | 0x03 | 0x03 | | 0x04 | 0xF0 | | 0x05 | 0x4E | | 0x06 | 0x0E | | 0x07 | 0x24 | | 0x08 | 0x92 | | 0x09 | 0x7C | When the ED/HD manual CSC matrix adjust feature is enabled, the default coefficient values in Subaddress 0x03 to Subaddress 0x09 are correct for the HD color space only. The color components are converted according to the following 1080i and 720p standards (SMPTE 274M, SMPTE 296M): $$R = Y + 1.575Pr$$ G = Y - 0.468Pr - 0.187Pb $$B = Y + 1.855Pb$$ The conversion coefficients should be multiplied by 315 before being written to the ED/HD CSC matrix registers. This is reflected in the default values for GY = 0x13B, GU = 0x03B, GV = 0x093, BU = 0x248, and RV = 0x1F0. If the ED/HD manual CSC matrix adjust feature is enabled and another input standard (such as ED) is used, the scale values for GY, GU, GV, BU, and RV must be adjusted according to this input standard color space. The user should consider that the color component conversion may use different scale values. For example, SMPTE 293M uses the following conversion: $$R = Y + 1.402Pr$$ G = Y - 0.714Pr - 0.344Pb $$B = Y + 1.773Pb$$ The programmable CSC matrix is used for external ED/HD pixel data and is not functional when internal test patterns are enabled. #### **Programming the CSC Matrix** If custom manipulation of the ED/HD CSC matrix coefficients is required for a YCrCb-to-RGB color space conversion, use the following procedure: - 1. Enable the ED/HD manual CSC matrix adjust feature (Subaddress 0x02, Bit 3). - 2. Set the output to RGB (Subaddress 0x02, Bit 5). - 3. Disable sync on PrPb (Subaddress 0x35, Bit 2). - 4. Enable sync on RGB (optional) (Subaddress 0x02, Bit 4). The GY value controls the green signal output level, the BU value controls the blue signal output level, and the RV value controls the red signal output level. #### SD LUMA AND COLOR SCALE CONTROL #### Subaddress 0x9C to Subaddress 0x9F When enabled, the SD luma and color scale control feature can be used to scale the SD Y, Cb, and Cr output levels. This feature can be enabled using Subaddress 0x87, Bit 0. This feature affects all SD output signals, that is, CVBS, Y-C, YPrPb, and RGB. When enabled, three 10-bit registers (SD Y scale, SD Cb scale, and SD Cr scale) control the scaling of the SD Y, Cb, and Cr output levels. The SD Y scale register contains the scaling factor used to the scale the Y level from 0.0 to 1.5 times its initial level. The SD Cb scale and SD Cr scale registers contain the scaling factors to scale the Cb and Cr levels from 0.0 to 2.0 times their initial levels, respectively. The values to be written to these 10-bit registers are calculated using the following equation: Y, Cb, or Cr Scale Value = Scale $Factor <math>\times$ 512 For example, if $Scale\ Factor = 1.3$ *Y*, *Cb*, or *Cr Scale Value* = $1.3 \times 512 = 665.6$ Y, Cb, or Cr Scale Value = 666 (rounded to the nearest integer) *Y, Cb, or Cr Scale Value* = 1010 0110 10b Subaddress 0x9C, SD scale LSB register = 0x2A Subaddress 0x9D, SD Y scale register = 0xA6 Subaddress 0x9E, SD Cb scale register = 0xA6 Subaddress 0x9F, SD Cr scale register = 0xA6 It is recommended that the SD luma scale saturation feature (Subaddress 0x87, Bit 1) be enabled when scaling the Y output level to avoid excessive Y output levels. #### **SD HUE ADJUST CONTROL** #### Subaddress 0xA0 When enabled, the SD hue adjust control register (Subaddress 0xA0) is used to adjust the hue on the SD composite and chroma outputs. This feature can be enabled using Subaddress 0x87, Bit 2. Subaddress 0xA0 contains the bits required to vary the hue of the video data, that is, the variance in phase of the subcarrier during active video with respect to the phase of the subcarrier during the color burst. The ADV7344 provides a range of $\pm 22.5$ in increments of $0.17578125^{\circ}$ . For normal operation (zero adjustment), this register is set to 0x80. Value 0xFF and Value 0x00 represent the upper and lower limits, respectively, of the attainable adjustment in NTSC mode. Value 0xFF and Value 0x01 represent the upper and lower limits, respectively, of the attainable adjustment in PAL mode. The hue adjust value is calculated using the following equation: Hue Adjust (°) = $$0.17578125^{\circ}$$ (HCR<sub>d</sub> - 128) where $HCR_d$ = hue adjust control register (decimal). For example, to adjust the hue by $+4^{\circ}$ , write 0x97 to the hue adjust control register. $$\left(\frac{4}{0.17578125}\right) + 128 \approx 151d = 0x97$$ where the sum is rounded to the nearest integer. To adjust the hue by $-4^{\circ}$ , write 0x69 to the hue adjust control register. $$\left(\frac{-4}{0.17578125}\right) + 128 \approx 105d = 0 \times 69$$ where the sum is rounded to the nearest integer. #### **SD BRIGHTNESS DETECT** #### Subaddress 0xBA The ADV7344 allows monitoring of the brightness level of the incoming video data. The SD brightness detect register (Subaddress 0xBA) is a read-only register. #### **SD BRIGHTNESS CONTROL** #### Subaddress 0xA1, Bits[6:0] When this feature is enabled, the SD brightness/WSS control register (Subaddress 0xA1) is used to control brightness by adding a programmable setup level onto the scaled Y data. This feature can be enabled using Subaddress 0x87, Bit 3. For NTSC with pedestal, the setup can vary from 0 IRE to 22.5 IRE. For NTSC without pedestal and for PAL, the setup can vary from -7.5 IRE to +15 IRE. The SD brightness control register is an 8-bit register. The seven LSBs of this 8-bit register are used to control the brightness level, which can be a positive or negative value. For example, to add a +20 IRE brightness level to an NTSC signal with pedestal, write 0x28 to Subaddress 0xA1. | $0 \times (SD Brightness Value) =$ | | |-------------------------------------------|--| | $0 \times (IRE\ Value \times 2.015631) =$ | | $$0 \times (20 \times 2.015631) = 0 \times (40.31262) \approx 0 \times 28$$ To add a -7 IRE brightness level to a PAL signal, write 0x72 to Subaddress 0xA1. $$0 \times (SD \ Brightness \ Value) = 0 \times (IRE \ Value \times 2.075631) = 0 \times (7 \times 2.015631) = 0 \times (14.109417) \approx 0001110b$$ $0001110b \ into \ twos \ complement = 1110010b = 0x72$ Table 51. Sample Brightness Control Values<sup>1</sup> | Setup Level<br>(NTSC) with<br>Pedestal | Setup Level<br>(NTSC) Without<br>Pedestal | Setup<br>Level<br>(PAL) | Brightness<br>Control Value | |----------------------------------------|-------------------------------------------|-------------------------|-----------------------------| | 22.5 IRE | 15 IRE | 15 IRE | 0x1E | | 15 IRE | 7.5 IRE | 7.5 IRE | 0x0F | | 7.5 IRE | 0 IRE | 0 IRE | 0x00 | | 0 IRE | –7.5 IRE | -7.5 IRE | 0x71 | $<sup>^{\</sup>rm 1}$ Values in the range of 0x3F to 0x44 may result in an invalid output signal. #### **SD INPUT STANDARD AUTODETECTION** #### Subaddress 0x87, Bit 5 The ADV7344 includes an SD input standard autodetect feature. This SD feature can be enabled by setting Subaddress 0x87, Bits[5:1]. When enabled, the ADV7344 can automatically identify an NTSC or a PAL B/D/G/H/I input stream. The ADV7344 automatically updates the subcarrier frequency registers with the appropriate value for the identified standard. The ADV7344 is also configured to correctly encode the identified standard. The SD standard bits (Subaddress 0x80, Bits[1:0]) and the subcarrier frequency registers are not updated to reflect the identified standard. All registers retain their default or user-defined values. Figure 67. Examples of Brightness Control Values #### **DOUBLE BUFFERING** #### Subaddress 0x33, Bit 7 for ED/HD; Subaddress 0x88, Bit 2 for SD Double-buffered registers are updated once per field. Double buffering improves overall performance because modifications to register settings are not made during active video but take effect prior to the start of the active video on the next field. Double buffering can be activated on the following ED/HD registers using Subaddress 0x33, Bit 7: the ED/HD Gamma A and Gamma B curves and ED/HD CGMS registers. Double buffering can be activated on the following SD registers using Subaddress 0x88, Bit 2: the SD Gamma A and Gamma B curves, SD Y scale, SD Cr scale, SD Cb scale, SD brightness, SD closed captioning, and SD Macrovision Bits[5:0] (Subaddress 0xE0, Bits[5:0]). #### PROGRAMMABLE DAC GAIN CONTROL #### Subaddress 0x0A to Subaddress 0x0B It is possible to adjust the DAC output signal gain up or down from its absolute level. This is illustrated in Figure 68. DAC 4 to DAC 6 are controlled by Register 0x0A. DAC 1 to DAC 3 are controlled by Register 0x0B. Figure 68. Programmable DAC Gain—Positive and Negative Gain In Case A of Figure 68, the video output signal is gained. The absolute level of the sync tip and the blanking level increase with respect to the reference video output signal. The overall gain of the signal is increased from the reference signal. In Case B of Figure 68, the video output signal is reduced. The absolute level of the sync tip and the blanking level decrease with respect to the reference video output signal. The overall gain of the signal is reduced from the reference signal. The range of this feature is specified for $\pm 7.5\%$ of the nominal output from the DACs. For example, if the output current of the DAC is 4.33 mA, the DAC gain control feature can change this output current from 4.008 mA (-7.5%) to 4.658 mA (+7.5%). The reset value of the control registers is 0x00; that is, nominal DAC current is output. Table 52 shows how the output current of the DACs varies for a nominal 4.33 mA output current. **Table 52. DAC Gain Control** | Reg. 0x0A or<br>Reg.0x0B | DAC<br>Current (mA) | % Gain | Note | |--------------------------|---------------------|----------|-------------------------| | 0100 0000 (0x40) | 4.658 | 7.5000% | | | 0011 1111 (0x3F) | 4.653 | 7.3820% | | | 0011 1110 (0x3E) | 4.648 | 7.3640% | | | | | | | | | | | | | 0000 0010 (0x02) | 4.43 | 0.0360% | | | 0000 0001 (0x01) | 4.38 | 0.0180% | | | 0000 0000 (0x00) | 4.33 | 0.0000% | Reset value,<br>nominal | | 1111 1111 (0xFF) | 4.25 | -0.0180% | | | 1111 1110 (0xFE) | 4.23 | -0.0360% | | | | | | | | | | | | | 1100 0010 (0xC2) | 4.018 | -7.3640% | | | 1100 0001 (0xC1) | 4.013 | -7.3820% | | | 1100 0000 (0xC0) | 4.008 | -7.5000% | | #### **GAMMA CORRECTION** #### Subaddress 0x44 to Subaddress 0x57 for ED/HD; Subaddress 0xA6 to Subaddress 0xB9 for SD Generally, gamma correction is applied to compensate for the nonlinear relationship between signal input and output brightness level (as perceived on a CRT). It can also be applied wherever nonlinear processing is used. Gamma correction uses the function $$Signal_{OUT} = (Signal_{IN})^{\gamma}$$ where $\boldsymbol{\gamma}$ is the gamma correction factor. Gamma correction is available for SD and ED/HD video. For both variations, there are twenty 8-bit registers. They are used to program the Gamma Correction Curve A and Gamma Correction Curve B. ED/HD gamma correction is enabled using Subaddress 0x35, Bit 5. ED/HD Gamma Correction Curve A is programmed at Subaddress 0x44 to Subaddress 0x4D, and ED/HD Gamma Correction Curve B is programmed at Subaddress 0x4E to Subaddress 0x57. SD gamma correction is enabled using Subaddress 0x88, Bit 6. SD Gamma Correction Curve A is programmed at Subaddress 0xA6 to Subaddress 0xAF, and SD Gamma Correction Curve B is programmed at Subaddress 0xB0 to Subaddress 0xB9. Gamma correction is performed on the luma data only. The user can choose one of two correction curves, Curve A or Curve B. Only one of these curves can be used at a time. For ED/HD gamma correction, curve selection is controlled using Subaddress 0x35, Bit 4. For SD gamma correction, curve selection is controlled using Subaddress 0x88, Bit 7. The shape of the gamma correction curve is controlled by defining the curve response at 10 different locations along the curve. By altering the response at these locations, the shape of the gamma correction curve can be modified. Between these points, linear interpolation is used to generate intermediate values. Considering that the curve has a total length of 256 points, the 10 programmable locations are at the following points: 24, 32, 48, 64, 80, 96, 128, 160, 192, and 224. The following locations are fixed and cannot be changed: 0, 16, 240, and 255. From the curve locations, 16 to 240, the values at the programmable locations and, therefore, the response of the gamma correction curve, should be calculated to produce the following result: $$x_{DESIRED} = (x_{INPUT})^{\gamma}$$ #### where: $x_{DESIRED}$ is the desired gamma corrected output. $x_{INPUT}$ is the linear input signal. $\gamma$ is gamma correction factor. Figure 69. Signal Input (Ramp) and Signal Output for Gamma 0.5 To program the gamma correction registers, calculate the 10 programmable curve values using the following formula: $$\gamma_n = \left( \left( \frac{n-16}{240-16} \right)^{\gamma} \times (240-16) \right) + 16$$ where: $y_n$ is the value to be written into the gamma correction register for point n on the gamma correction curve. $$n = 24, 32, 48, 64, 80, 96, 128, 160, 192, or 224.$$ y is the gamma correction factor. For example, setting $\gamma = 0.5$ for all programmable curve data points results in the following $y_n$ values: $$y_{24} = [(8/224)^{0.5} \times 224] + 16 = 58$$ $$y_{32} = [(16/224)^{0.5} \times 224] + 16 = 76$$ $$y_{48} = [(32/224)^{0.5} \times 224] + 16 = 101$$ $$y_{64} = [(48/224)^{0.5} \times 224] + 16 = 120$$ $$y_{80} = [(64/224)^{0.5} \times 224] + 16 = 136$$ $$y_{96} = [(80/224)^{0.5} \times 224] + 16 = 150$$ $$y_{128} = [(112/224)^{0.5} \times 224] + 16 = 174$$ $$y_{160} = [(144/224)^{0.5} \times 224] + 16 = 195$$ $$y_{192} = [(176/224)^{0.5} \times 224] + 16 = 214$$ $$y_{224} = [(208/224)^{0.5} \times 224] + 16 = 232$$ where the sum of each equation is rounded to the nearest integer. The gamma curves in Figure 69 and Figure 70 are examples only; any user-defined curve in the range from 16 to 240 is acceptable. Figure 70. Signal Input (Ramp) and Selectable Output Curves ## ED/HD SHARPNESS FILTER AND ADAPTIVE FILTER CONTROLS #### Subaddress 0x4; Subaddress 0x58 to Subaddress 0x5D There are three filter modes available on the ADV7344, a sharpness filter mode and two adaptive filter modes. #### **ED/HD Sharpness Filter Mode** To enhance or attenuate the Y signal in the frequency ranges shown in Figure 71, the ED/HD sharpness filter must be enabled (Subaddress 0x31, Bit 7) and the ED/HD adaptive filter must be disabled (Subaddress 0x35, Bit 7). To select one of the 256 individual responses, the corresponding gain values, which range from –8 to +7 for each filter, must be programmed into the ED/HD sharpness filter gain register at Subaddress 0x40. #### **ED/HD Adaptive Filter Mode** The ED/HD adaptive filter (Threshold A, Threshold B, and Threshold C) registers, the ED/HD adaptive filter (Gain 1, Gain 2, and Gain 3) registers, and the ED/HD sharpness filter gain register are used in adaptive filter mode. To activate the adaptive filter control, the ED/HD sharpness filter and the ED/HD adaptive filter must be enabled (Subaddress 0x31, Bit 7, and Subaddress 0x35, Bit 7, respectively). The derivative of the incoming signal is compared to the three programmable threshold values: ED/HD adaptive filter (Threshold A, Threshold B, and Threshold C) registers (Subaddress 0x5B, Subaddress 0x5C, and Subaddress 0x5D, respectively). The recommended threshold range is 16 to 235, although any value in the range of 0 to 255 can be used. The edges can then be attenuated with the settings in the ED/HD adaptive filter (Gain 1, Gain 2, and Gain 3) registers (Subaddress 0x58, Subaddress 0x59 and Subaddress 0x5A, respectively), and the ED/HD sharpness filter gain register (Subaddress 0x40). There are two adaptive filter modes available. The mode is selected using the ED/HD adaptive filter mode control (Subaddress 0x35, Bit 6) as follows: - Mode A is used when the ED/HD adaptive filter mode control is set to 0. In this case, Filter B (LPF) is used in the adaptive filter block. In addition, only the programmed values for Gain B in the ED/HD sharpness filter gain register and ED/HD adaptive filter (Gain 1, Gain 2, and Gain 3) registers are applied when needed. The Gain A values are fixed and cannot be changed. - Mode B is used when ED/HD adaptive filter mode control is set to 1. In this mode, a cascade of Filter A and Filter B is used. Both settings for Gain A and Gain B in the ED/HD sharpness filter gain register and ED/HD adaptive filter (Gain 1, Gain 2, and Gain 3) registers become active when needed. Figure 71. ED/HD Sharpness and Adaptive Filter Control Block Figure 72. ED/HD Sharpness Filter Control with Different Gain Settings for ED/HD Sharpness Filter Gain Values # ED/HD SHARPNESS FILTER AND ADAPTIVE FILTER APPLICATION EXAMPLES #### **Sharpness Filter Application** The ED/HD sharpness filter can be used to enhance or attenuate the Y video output signal. The register settings in Table 53 are used to achieve the results shown in Figure 72. Input data is generated by an external signal source. Table 53. ED/HD Sharpness Control Settings for Figure 72 | 1 word co. 22, 112 chairphose control countings for 1 19410, 2 | | | | | |----------------------------------------------------------------|------------------|------------------------|--|--| | Subaddress | Register Setting | Reference <sup>1</sup> | | | | 0x00 | 0xFC | | | | | 0x01 | 0x10 | | | | | 0x02 | 0x20 | | | | | 0x30 | 0x00 | | | | | 0x31 | 0x81 | | | | | 0x40 | 0x00 | a | | | | 0x40 | 0x08 | b | | | | 0x40 | 0x04 | С | | | | 0x40 | 0x40 | d | | | | 0x40 | 0x80 | e | | | | 0x40 | 0x22 | f | | | <sup>&</sup>lt;sup>1</sup> See Figure 72. ### **Adaptive Filter Control Application** The register settings in Table 54 are used to obtain the results shown in Figure 74, that is, to remove the ringing on the input Y signal, as shown in Figure 73. Input data is generated by an external signal source. Table 54. Register Settings for Figure 74 | Subaddress | Register Setting | | |------------|------------------|--| | 0x00 | 0xFC | | | 0x01 | 0x38 | | | 0x02 | 0x20 | | | 0x30 | 0x00 | | | 0x31 | 0x81 | | | 0x35 | 0x80 | | | 0x40 | 0x00 | | | 0x58 | 0xAC | | | 0x59 | 0x9A | | | 0x5A | 0x88 | | | 0x5B | 0x28 | | | 0x5C | 0x3F | | | 0x5D | 0x64 | | Figure 73. Input Signal to ED/HD Adaptive Filter Figure 74. Output Signal from ED/HD Adaptive Filter (Mode A) When the adaptive filter mode is changed to Mode B (Subaddress 0x35, Bit 6), the output shown in Figure 75 can be obtained. Figure 75. Output Signal from ED/HD Adaptive Filter (Mode B) #### **SD DIGITAL NOISE REDUCTION** #### Subaddress 0xA3 to Subaddress 0xA5 Digital noise reduction (DNR) is applied to the Y data only. A filter block selects the high frequency, low amplitude components of the incoming signal (DNR input select). The absolute value of the filter output is compared to a programmable threshold value (DNR threshold control). There are two DNR modes available, DNR mode and DNR sharpness mode. In DNR mode, if the absolute value of the filter output is smaller than the threshold, it is assumed to be noise. A programmable amount (coring gain border, coring gain data) of this noise signal is subtracted from the original signal. In DNR sharpness mode, if the absolute value of the filter output is less than the programmed threshold, it is assumed to be noise. Otherwise, if the level exceeds the threshold, now identified as a valid signal, a fraction of the signal (coring gain border, coring gain data) is added to the original signal to boost high frequency components and sharpen the video image. In MPEG systems, it is common to process the video information in blocks of 8 pixels $\times$ 8 pixels for MPEG2 systems or 16 pixels $\times$ 16 pixels for MPEG1 systems (block size control). DNR can be applied to the resulting block transition areas that are known to contain noise. Generally, the block transition area contains two pixels. It is possible to define this area to contain four pixels (border area). It is also possible to compensate for variable block positioning or differences in YCrCb pixel timing with the use of the DNR block offset. The digital noise reduction registers are three 8-bit registers. They are used to control the DNR processing. Figure 76. SD DNR Block Diagram #### Coring Gain Border—Subaddress 0xA3, Bits[3:0] These four bits are assigned to the gain factor applied to border areas. In DNR mode, the range of gain values is 0 to 1 in increments of 1/8. This factor is applied to the DNR filter output that lies below the set threshold range. The result is then subtracted from the original signal. In DNR sharpness mode, the range of gain values is 0 to 0.5 in increments of 1/16. This factor is applied to the DNR filter output that lies above the threshold range. The result is added to the original signal. #### Coring Gain Data—Subaddress 0xA3, Bits[7:4] These four bits are assigned to the gain factor applied to the luma data inside the MPEG pixel block. In DNR mode, the range of gain values is 0 to 1 in increments of 1/8. This factor is applied to the DNR filter output that lies below the set threshold range. The result is then subtracted from the original signal. In DNR sharpness mode, the range of gain values is 0 to 0.5 in increments of 1/16. This factor is applied to the DNR filter output that lies above the threshold range. The result is added to the original signal. Figure 77. SD DNR Offset Control #### DNR Threshold—Subaddress 0xA4, Bits[5:0] These six bits are used to define the threshold value in the range of 0 to 63. The range is an absolute value. #### Border Area—Subaddress 0xA4, Bit 6 When this bit is set to Logic 1, the block transition area can be defined to consist of four pixels. If this bit is set to Logic 0, the border transition area consists of two pixels, where one pixel refers to two clock cycles at 27 MHz. Figure 78. SD DNR Border Area #### Block Size Control—Subaddress 0xA4, Bit 7 This bit is used to select the size of the data blocks to be processed. Setting the block size control function to Logic 1 defines a 16 pixel $\times$ 16 pixel data block, and Logic 0 defines an 8 pixel $\times$ 8 pixel data block, where one pixel refers to two clock cycles at 27 MHz. #### DNR Input Select Control—Subaddress 0xA5, Bits[2:0] Three bits are assigned to select the filter, which is applied to the incoming Y data. The signal that lies in the pass band of the selected filter is the signal that is DNR processed. Figure 79 shows the filter responses selectable with this control. Figure 79. SD DNR Input Select #### DNR Mode Control—Subaddress 0xA5, Bit 3 This bit controls the DNR mode selected. Logic 0 selects DNR mode; Logic 1 selects DNR sharpness mode. DNR works on the principle of defining low amplitude, high frequency signals as probable noise and subtracting this noise from the original signal. In DNR mode, it is possible to subtract a fraction of the signal that lies below the set threshold, assumed to be noise, from the original signal. The threshold is set in DNR Register 1. When DNR sharpness mode is enabled, it is possible to add a fraction of the signal that lies above the set threshold to the original signal because this data is assumed to be valid data and not noise. The overall effect is that the signal is boosted (similar to using the extended SSAF filter). #### DNR Block Offset Control—Subaddress 0xA5, Bits[7:4] Four bits are assigned to this control, which allows a shift of the data block of 15 pixels maximum. Consider the coring gain positions fixed. The block offset shifts the data in steps of one pixel such that the border coring gain factors can be applied at the same position regardless of variations in input timing of the data. #### **SD ACTIVE VIDEO EDGE CONTROL** #### Subaddress 0x82, Bit 7 The ADV7344 is able to control fast rising and falling signals at the start and end of active video to minimize ringing. When the active video edge control feature is enabled (Subaddress 0x82, Bit 7 = 1), the first three pixels and the last three pixels of the active video on the luma channel are scaled so that maximum transitions on these pixels are not possible. At the start of active video, the first three pixels are multiplied by 1/8, 1/2, and 7/8, respectively. Approaching the end of active video, the last three pixels are multiplied by 7/8, 1/2, and 1/8, respectively. All other active video pixels pass through unprocessed. Figure 80. Example of Active Video Edge Functionality Figure 81. Example of Video Output with Subaddress 0x82, Bit 7 = 0 Figure 82. Example of Video Output with Subaddress 0x82, Bit 7 = 1 #### **EXTERNAL HORIZONTAL AND VERTICAL SYNCHRONIZATION CONTROL** For synchronization purposes, the ADV7344 is able to accept either time codes embedded in the input pixel data or external synchronization signals provided on the $\overline{S_HSYNC}$ , $\overline{S_VSYNC}$ , $\overline{P_HSYNC}$ , $\overline{P_VSYNC}$ , and $\overline{P_BLANK}$ pins (see Table 55). It is also possible to output synchronization signals on the $\overline{S_HSYNC}$ and $\overline{S_VSYNC}$ pins (see Table 56 to Table 58). **Table 55. Timing Synchronization Signal Input Options** | Signal | Pin | Condition | |----------------|---------|------------------------------------------------------------------------------------------| | SD HSYNC In | S_HSYNC | SD slave timing (Mode 1, Mode 2, or Mode 3) selected (Subaddress 0x8A[2:0]) <sup>1</sup> | | SD VSYNC In | S_VSYNC | SD slave timing (Mode 1, Mode 2, or Mode 3) selected (Subaddress 0x8A[2:0]) <sup>1</sup> | | ED/HD HSYNC In | P_HSYNC | ED/HD timing sync, inputs enabled (Subaddress $0x30$ , Bit $2 = 0$ ) | | ED/HD VSYNC In | P_VSYNC | ED/HD timing sync, inputs enabled (Subaddress 0x30, Bit 2 = 0) | | ED/HD BLANK In | P_BLANK | | $<sup>^{1}</sup>$ SD and ED/HD timing sync. Outputs must also be disabled (Subaddress 0x02[7:6] = 00). **Table 56. Timing Synchronization Signal Output Options** | Signal | Pin | Condition | |-----------------|---------|---------------------------------------------------------------------------------| | SD HSYNC Out | S_HSYNC | SD timing sync, outputs enabled (Subaddress 0x02, Bit 6 = 1) <sup>1</sup> | | SD VSYNC Out | S_VSYNC | SD timing sync, outputs enabled (Subaddress $0x02$ , Bit $6 = 1$ ) <sup>1</sup> | | ED/HD HSYNC Out | S_HSYNC | ED/HD timing sync, outputs enabled (Subaddress $0x02$ , Bit $7 = 1$ ) | | ED/HD VSYNC Out | S_VSYNC | ED/HD timing sync, outputs enabled (Subaddress $0x02$ , Bit $7 = 1$ ) | $<sup>^{1}</sup>$ ED/HD timing sync. Outputs must also be disabled (Subaddress 0x02, Bit 7 = 0). Table 57. HSYNC Output Control<sup>1,2</sup> | ED/HD Input Sync<br>Format (Subaddress<br>0x30, Bit 2) | ED/HD HSYNC<br>Control<br>(Subaddress<br>0x34, Bit 1) | ED/HD Sync<br>Output Enable<br>(Subaddress<br>0x02, Bit 7) | SD Sync<br>Output Enable<br>(Subaddress<br>0x02, Bit 6) | Signal on S_HSYNC Pin | Duration | |--------------------------------------------------------|-------------------------------------------------------|------------------------------------------------------------|---------------------------------------------------------|-----------------------------|--------------------------------| | Х | X | 0 | 0 | Tristate | N/A | | X | X | 0 | 1 | Pipelined SD HSYNC | See SD Timing | | 0 | 0 | 1 | Х | Pipelined ED/HD HSYNC | As per HSYNC timing | | 1 | 0 | 1 | х | Pipelined ED/HD HSYNC based | Same as line blanking interval | | | | | | on AV Code H bit | | | Χ | 1 | 1 | Х | Pipelined ED/HD HSYNC based | Same as embedded HSYNC | | | | | | on the horizontal counter | | $<sup>^{1}</sup>$ In all ED/HD standards where there is an $\overline{\text{HSYNC}}$ output, the start of the $\overline{\text{HSYNC}}$ pulse is aligned with the falling edge of the embedded $\overline{\text{HSYNC}}$ in the output video. Table 58. VSYNC Output Control<sup>1 2</sup> | ED/HD Input<br>Sync Format<br>(0x30, Bit 2) | ED/HD VSYNC<br>Control<br>(0x34, Bit 2) | ED/HD Sync<br>Output Enable<br>(0x02, Bit 7) | SD Sync<br>Output Enable<br>(0x02, Bit 6) | Video Standard | Signal on S_VSYNC Pin | Duration | |---------------------------------------------|-----------------------------------------|----------------------------------------------|-------------------------------------------|------------------------------------|--------------------------------------------------|-------------------------------------| | Χ | X | 0 | 0 | Х | Tristate. | - | | Χ | Х | 0 | 1 | Interlaced | Pipelined SD $\overline{\text{VSYNC}}$ /Field. | See SD Timing | | 0 | 0 | 1 | Х | X | Pipelined ED/HD VSYNC or field signal. | As per VSYNC or field signal timing | | 1 | 0 | 1 | X | All HD interlaced standards | Pipelined field signal based on AV Code F bit. | Field | | 1 | 0 | 1 | X | All ED/HD progressive standards | Pipelined VSYNC based on AV Code V bit. | Vertical blanking interval | | Χ | 1 | 1 | Х | All ED/HD standards<br>except 525p | Pipelined ED/HD VSYNC based on vertical counter. | Aligned with serration lines | | X | 1 | 1 | Х | 525p | Pipelined ED/HD VSYNC based on vertical counter. | Vertical blanking interval | In all ED/HD standards where there is a VSYNC output, the start of the VSYNC pulse is aligned with the falling edge of the embedded VSYNC in the output video. $<sup>^{2}</sup>$ X = don't care. $<sup>^{2}</sup>$ X = don't care. #### **LOW POWER MODE** #### Subaddress 0x0D, Bits[2:0] For power-sensitive applications, the ADV7344 supports an Analog Devices proprietary low power mode of operation on DAC 1, DAC 2, and DAC 3. To use this low power mode, these DACs must be operating in full-drive mode ( $R_{\text{SET1}}=510~\Omega,~R_{\text{L}}=37.5~\Omega$ ). Low power mode is not available in low-drive mode ( $R_{\text{SET}}=4.12~k\Omega,~R_{\text{L}}=300~\Omega$ ). Low power mode can be independently enabled or disabled on DAC 1, DAC 2, and DAC 3 using Subaddress 0x0D, Bits[2:0]. Low power mode is disabled by default on each DAC. In low power mode, DAC current consumption is content dependent. On a typical video stream, it can be reduced by as much as 40%. For applications requiring the highest possible video performance, low power mode should be disabled. #### **CABLE DETECTION** #### Subaddress 0x10 The ADV7344 includes an Analog Devices proprietary cable detection feature. The cable detection feature is available on DAC 1 and DAC 2, while operating in full-drive mode (R<sub>SET1</sub> = 510 $\Omega$ , R<sub>L1</sub> = 37.5 $\Omega$ , assuming a connected cable). The feature is not available in low-drive mode (R<sub>SET1</sub> = 4.12 k $\Omega$ , R<sub>L</sub> = 300 $\Omega$ ). For a DAC to be monitored, the DAC must be powered up in Subaddress 0x00. The cable detection feature can be used with all SD, ED, and HD video standards. It is available for all output configurations, that is, CVBS, YC, YPrPb, and RGB output configurations. For CVBS/YC output configurations, both DAC 1 and DAC 2 are monitored; that is, the CVBS and YC luma outputs are monitored. For YPrPb and RGB output configurations, only DAC 1 is monitored; that is, the luma or green output is monitored. Once per frame, the ADV7344 monitors DAC 1 and/or DAC 2, updating Subaddress 0x10, Bit 0 and Bit 1, respectively. If a cable is detected on one of the DACs, the relevant bit is set to 0. If not, the bit is set to 1. #### **DAC AUTOPOWER-DOWN** #### Subaddress 0x10, Bit 4 For power-sensitive applications, a DAC autopower-down feature can be enabled using Subaddress 0x10, Bit 4. This feature is available only when the cable detection feature is enabled. With this feature enabled, the cable detection circuitry monitors DAC 1 and/or DAC 2 once per frame. If they are unconnected, some or all of the DACs automatically power down. Which DAC or DACs are powered down depends on the selected output configuration. For CVBS/YC output configurations, if DAC 1 is unconnected, only DAC 1 powers down. If DAC 2 is unconnected, DAC 2 and DAC 3 power down. For YPrPb and RGB output configurations, if DAC 1 is unconnected, all three DACs power down. DAC 2 is not monitored for YPrPb and RGB output configurations. Once per frame, DAC 1 and/or DAC 2 is monitored. If a cable is detected, the appropriate DAC or DACs remain powered up for the duration of the frame. If no cable is detected, the appropriate DAC or DACs power down until the next frame when the process is repeated. #### **SLEEP MODE** #### Subaddress 0x00, Bit 0 In sleep mode, most of the digital I/O pins of the ADV7340/ ADV7341 are disabled. For inputs, this means that the external data is ignored, and internally the logic normally driven by a given input is just tied low or high. This includes CLKINx. For digital output pins, this means that the pin goes into tristate (high impedance) mode. There are some exceptions to allow the user to continue to communicate with the part via I<sup>2</sup>C: the ALSB, SDA, and SCL pins are kept alive. ## PIXEL AND CONTROL PORT READBACK ### Subaddress 0x12 to Subaddress 0x16 The ADV7344 supports the readback of most digital inputs via the I<sup>2</sup>C MPU port. This feature is useful for board-level connectivity testing with upstream devices. The pixel port (S[9:0], Y[9:0], and C[9:0]), the control port (S\_HSYNC, S\_VSYNC, P\_HSYNC, P\_VSYNC, and P\_BLANK), and the SFL pin are available for readback via the MPU port. The readback registers are located at Subaddress 0x12 to Subaddress 0x16. When using this feature, apply a clock signal to the CLKIN\_A pin to register the levels applied to the input pins. #### **RESET MECHANISM** #### Subaddress 0x17, Bit 1 The ADV7344 has a software reset accessible via the I<sup>2</sup>C MPU port. A software reset is activated by writing a 1 to Subaddress 0x17, Bit 1. This resets all registers to their default values. This bit is self-clearing; that is, after a 1 has been written to the bit, the bit automatically returns to 0. The ADV7344 includes a power-on reset (POR) circuit to ensure correct operation after power-up. #### **SD TELETEXT INSERTION** #### Subaddress 0xC9 to Subaddress 0xCE The ADV7344 supports the insertion of teletext data, using a 2-pin interface, when operating in PAL mode. Teletext insertion is enabled using Subaddress 0xC9, Bit 0. In accordance with the PAL WST teletext standard, teletext data should be inserted into the ADV7344 at a rate of 6.9375 Mbps. The teletext data can be inserted on the S VSYNC, P VSYNC, or C0 pin. The pin on which the teletext data is inserted is selected using Subaddress 0xC9, Bits [3:2]. When teletext insertion is enabled, a teletext request signal is output from the ADV7344 to indicate when teletext data should be inserted. The teletext request signal is output on the SFL pin. The position (relative to the teletext data) and width of the request signal are configurable using Subaddress 0xCA. The request signal can operate in either a line or bit mode. The request signal mode is controlled using Subaddress 0xC9, Bit 1. To account for the noninteger relationship between the teletext insertion rate (6.9375 Mbps) and the pixel clock (27 MHz), a teletext insertion protocol is implemented in the ADV7344. At a rate of 6.9375 Mbps, the time taken for the insertion of 37 teletext bits equates to 144 pixel clock cycles (at 27 MHz). For every 37 teletext bits inserted into the ADV7344, the 10<sup>th</sup>, 19<sup>th</sup>, 28<sup>th</sup>, and 37<sup>th</sup> bits are carried for three pixel clock cycles, and the remainder are carried for four pixel clock cycles (totaling 144 pixel clock cycles). The teletext insertion protocol repeats every 37 teletext bits or 144 pixel clock cycles until all 360 teletext bits are inserted. Figure 84. Teletext Functionality Diagram ### PRINTED CIRCUIT BOARD LAYOUT AND DESIGN #### **UNUSED PINS** If the $\overline{S_-HSYNC}$ , $\overline{S_-VSYNC}$ , $\overline{P_-HSYNC}$ , and $\overline{P_-VSYNC}$ pins are not used, they should be tied to $V_{DD\_IO}$ through a pull-up resistor (10 k $\Omega$ or 4.7 k $\Omega$ ). Any other unused digital inputs should be tied to ground. Unused digital output pins should be left floating. DAC outputs can be either left floating or connected to GND. Disabling these outputs is recommended. #### **DAC CONFIGURATIONS** The ADV7344 contains six DACs. All six DACs can be configured to operate in low-drive mode. Low-drive mode is defined as 4.33 mA full-scale current into a 300 $\Omega$ load, $R_L$ . DAC 1, DAC 2, and DAC 3 can also be configured to operate in full-drive mode. Full-drive mode is defined as 34.7 mA full-scale current into a 37.5 $\Omega$ load, $R_L$ . Full drive is the recommended mode of operation for DAC 1, DAC 2, and DAC 3. The ADV7344 contains two $R_{SET}$ pins. A resistor connected between the $R_{SET1}$ pin and AGND is used to control the full-scale output current and, therefore, the DAC output voltage levels of DAC 1, DAC 2, and DAC 3. For low-drive operation, $R_{SET1}$ must have a value of 4.12 kΩ, and $R_L$ must have a value of 300 $\Omega$ . For full-drive operation, $R_{SET1}$ must have a value of 510 $\Omega$ , and $R_L$ must have a value of 37.5 $\Omega$ . A resistor connected between the $R_{SET2}$ pin and AGND is used to control the full-scale output current and, therefore, the DAC output voltage levels of DAC 4, DAC 5, and DAC 6. $R_{SET2}$ must have a value of 4.12 k $\Omega$ , and $R_L$ must have a value of 300 $\Omega$ (that is, low-drive operation only). The resistors connected to the $R_{SET1}$ and $R_{SET2}$ pins should have a 1% tolerance. The ADV7344 contains two compensation pins, COMP1 and COMP2. A 2.2 nF compensation capacitor should be connected from each of these pins to $V_{\rm AA}$ . #### **VOLTAGE REFERENCE** The ADV7344 contains an on-chip voltage reference that can be used as a board-level voltage reference via the $V_{\text{REF}}$ pin. Alternatively, the ADV7344 can be used with an external voltage reference by connecting the reference source to the $V_{\text{REF}}$ pin. For optimal performance, an external voltage reference such as the AD1580 should be used with the ADV7344. If an external voltage reference is not used, a 0.1 $\mu F$ capacitor should be connected from the $V_{\text{REF}}$ pin to $V_{\text{AA}}$ . # VIDEO OUTPUT BUFFER AND OPTIONAL OUTPUT FILTER An output buffer is necessary on any DAC that operates in low-drive mode ( $R_{SETx} = 4.12 \text{ k}\Omega$ , $R_L = 300 \Omega$ ). Analog Devices produces a range of op amps suitable for this application, for example, the AD8061. For more information about line driver buffering circuits, see the relevant op amp data sheet. An optional reconstruction (anti-imaging) low-pass filter (LPF) may be required on the ADV7344 DAC outputs if the ADV7344 is connected to a device that requires this filtering. The filter specifications vary with the application. The use of 16× (SD), 8× (ED), or 4× (HD) oversampling can remove the requirement for a reconstruction filter altogether. For applications requiring an output buffer and reconstruction filter, the ADA4430-1, ADA4411-3, and ADA4410-6 integrated video filter buffers should be considered. Table 59. ADV7344 Output Rates | Input Mode<br>(Subaddress 0x01,<br>Bits[6:4]) | PLL Control<br>(Subaddress<br>0x00, Bit 1) | Output Rate<br>(MHz) | | |-----------------------------------------------|--------------------------------------------|----------------------|-------| | SD Only | Off | 27 | (2x) | | | On | 216 | (16x) | | ED Only | Off | 27 | (1x) | | | On | 216 | (8x) | | HD Only | Off | 74.25 | (1x) | | | On | 297 | (4x) | **Table 60. Output Filter Requirements** | Application | Oversampling | Cutoff<br>Frequency<br>(MHz) | Attenuation<br>-50 dB at<br>(MHz) | |-------------|--------------|------------------------------|-----------------------------------| | SD | 2× | >6.5 | 20.5 | | SD | 16× | >6.5 | 209.5 | | ED | 1× | >12.5 | 14.5 | | ED | 8× | >12.5 | 203.5 | | HD | 1× | >30 | 44.25 | | HD | 4× | >30 | 267 | Figure 85. Example of Output Filter for SD, 16× Oversampling Figure 86. Example of Output Filter for ED, 8× Oversampling Figure 87. Example of Output Filter for HD, 4× Oversampling Figure 88. Output Filter Plot for SD, 16× Oversampling Figure 89. Output Filter Plot for ED, 8× Oversampling Figure 90. Output Filter Plot for HD, 4× Oversampling #### PRINTED CIRCUIT BOARD (PCB) LAYOUT The ADV7344 is a highly integrated circuit containing both precision analog and high speed digital circuitry. It is designed to minimize interference effects on the integrity of the analog circuitry by the high speed digital circuitry. It is imperative that these same design and layout techniques be applied to the system-level design so that optimal performance is achieved. The layout should be optimized for lowest noise on the ADV7344 power and ground planes by shielding the digital inputs and providing good power supply decoupling. It is recommended to use a 4-layer printed circuit board with ground and power planes separating the signal trace layer and the solder side layer. #### **Component Placement** Component placement should be carefully considered to separate noisy circuits, such as clock signals and high speed digital circuitry, from analog circuitry. The external loop filter components and components connected to the COMP, $V_{REF}$ , and $R_{SETx}$ pins should be placed as close as possible to and on the same side of the PCB as the ADV7344. Adding vias to the PCB to get the components closer to the ADV7344 is not recommended. It is recommended that the ADV7344 be placed as close as possible to the output connector, with the DAC output traces as short as possible. The termination resistors on the DAC output traces should be placed as close as possible to and on the same side of the PCB as the ADV7344. The termination resistors should overlay the PCB ground plane. External filter and buffer components connected to the DAC outputs should be placed as close as possible to the ADV7344 to minimize the possibility of noise pickup from neighboring circuitry and to minimize the effect of trace capacitance on output bandwidth. This is particularly important when operating in low-drive mode ( $R_{\text{SETx}} = 4.12 \text{ k}\Omega$ , $R_L = 300 \Omega$ ). #### **Power Supplies** It is recommended that a separate regulated supply be provided for each power domain ( $V_{AA}$ , $V_{DD}$ , $V_{DD\_IO}$ , and $PV_{DD}$ ). For optimal performance, linear regulators rather than switch mode regulators should be used. If switch mode regulators must be used, care must be taken with regard to the quality of the output voltage in terms of ripple and noise. This is particularly true for the $V_{AA}$ and $PV_{DD}$ power domains. Each power supply should be individually connected to the system power supply at a single point through a suitable filtering device, such as a ferrite bead. #### **Power Supply Decoupling** It is recommended that each power supply pin be decoupled with 10 nF and 0.1 $\mu F$ ceramic capacitors. The $V_{AA},\,PV_{DD},\,V_{DD\_IO},$ and both $V_{DD}$ pins should be individually decoupled to ground. The decoupling capacitors should be placed as close as possible to the ADV7344 with the capacitor leads kept as short as possible to minimize lead inductance. A 1 $\mu F$ tantalum capacitor is recommended across the $V_{AA}$ supply in addition to the 10 nF and 0.1 $\mu F$ ceramic capacitors. #### **Power Supply Sequencing** If the ALSB pin is tied low, a power supply sequence is required for proper operation of the part. The $V_{\rm DD\_IO}$ power supply must be established a minimum of 250 $\mu s$ prior to the $V_{\rm DD}$ power supply being established. The $V_{\rm AA}$ and $PV_{\rm DD}$ power supplies can be established at any time and in any order. Tying ALSB to $V_{\rm DD\_IO}$ completely removes this PSS requirement. ### **Digital Signal Interconnect** The digital signal traces should be isolated as much as possible from the analog outputs and other analog circuitry. Digital signal traces should not overlay the $V_{AA}$ or $PV_{DD}$ power planes. Due to the high clock rates used, avoid long clock traces to the ADV7344 to minimize noise pickup. Any pull-up termination resistors for the digital inputs should be connected to the $V_{DD\_IO}$ power supply. Any unused digital inputs should be tied to ground. #### **Analog Signal Interconnect** DAC output traces should be treated as transmission lines with appropriate measures taken to ensure optimal performance (for example, impedance matched traces). The DAC output traces should be kept as short as possible. The termination resistors on the DAC output traces should be placed as close as possible to, and on the same side of the PCB as, the ADV7344. To avoid crosstalk between the DAC outputs, it is recommended that as much space as possible be left between the traces connected to the DAC output pins. Adding ground traces between the DAC output traces is also recommended. #### TYPICAL APPLICATION CIRCUIT Figure 91. ADV7344 Typical Application Circuit # **COPY GENERATION MANAGEMENT SYSTEM**SD CGMS #### Subaddress 0x99 to Subaddress 0x9B The ADV7344 supports a copy generation management system (CGMS) conforming to the EIAJ CPR-1204 and ARIB TR-B15 standards. CGMS data is transmitted on Line 20 of the odd fields and Line 283 of even fields. Subaddress 0x99, Bits[6:5] control whether CGMS data is output on odd or even fields or both. SD CGMS data can only be transmitted when the ADV7344 is configured in NTSC mode. The CGMS data is 20 bits long. The CGMS data is preceded by a reference pulse of the same amplitude and duration as a CGMS bit (see Figure 92). #### **ED CGMS** # Subaddress 0x41 to Subaddress 0x43; Subaddress 0x5E to Subaddress 0x6E 525p Mode The ADV7344 supports a copy generation management system (CGMS) in 525p mode in accordance with EIAJ CPR-1204-1. When ED CGMS is enabled (Subaddress 0x32, Bit 6 = 1), 525p CGMS data is inserted on Line 41. The 525p CGMS data registers are at Subaddress 0x41, Subaddress 0x42, and Subaddress 0x43. The ADV7344 also supports CGMS Type B packets in 525p mode in accordance with CEA-805-A. When ED CGMS Type B is enabled (Subaddress 0x5E, Bit 0 = 1), 525p CGMS Type B data is inserted on Line 40. The 525p CGMS Type B data registers are at Subaddress 0x5E to Subaddress 0x6E. #### 625p Mode The ADV7344 supports a copy generation management system (CGMS) in 625p mode in accordance with IEC62375 (2004). When ED CGMS is enabled (Subaddress 0x32, Bit 6=1), 625p CGMS data is inserted on Line 43. The 625p CGMS data registers are at Subaddress 0x42 and Subaddress 0x43. # **HD CGMS** # Subaddress 0x41 to Subaddress 0x43; Subaddress 0x5E to Subaddress 0x6E The ADV7344 supports a copy generation management system (CGMS) in HD mode (720p and 1080i) in accordance with EIAJ CPR-1204-2. When HD CGMS is enabled (Subaddress 0x32, Bit 6 = 1), 720p CGMS data is applied to Line 24 of the luminance vertical blanking interval. When HD CGMS is enabled (Subaddress 0x32, Bit 6 = 1), 1080i CGMS data is applied to Line 19 and Line 582 of the luminance vertical blanking interval. The HD CGMS data registers are at Subaddress 0x41, Subaddress 0x42, and Subaddress 0x43. The ADV7344 also supports CGMS Type B packets in HD mode (720p and 1080i) in accordance with CEA-805-A. When HD CGMS Type B is enabled (Subaddress 0x5E, Bit 0 = 1), 720p CGMS data is applied to Line 23 of the luminance vertical blanking interval. When HD CGMS Type B is enabled (Subaddress 0x5E, Bit 0=1), 1080i CGMS data is applied to Line 18 and Line 581 of the luminance vertical blanking interval. The HD CGMS Type B data registers are at Subaddress 0x5E to Subaddress 0x6E. #### **CGMS CRC FUNCTIONALITY** If SD CGMS CRC (Subaddress 0x99, Bit 4) or ED/HD CGMS CRC (Subaddress 0x32, Bit 7) is enabled, the upper six CGMS data bits, C19 to C14, which comprise the 6-bit CRC check sequence, are automatically calculated on the ADV7344. This calculation is based on the lower 14 bits (C13 to C0) of the data in the CGMS data registers, and the result is output with the remaining 14 bits to form the complete 20 bits of the CGMS data. The calculation of the CRC sequence is based on the polynomial $x^6 + x + 1$ with a preset value of 111111. If SD CGMS CRC or ED/HD CGMS CRC is disabled, all 20 bits (C19 to C0) are output directly from the CGMS registers (CRC must be calculated by the user manually). If ED/HD CGMS Type B CRC (Subaddress 0x5E, Bit 1) is enabled, the upper six CGMS Type B data bits (P122 to P127) that comprise the 6-bit CRC check sequence are automatically calculated on the ADV7344. This calculation is based on the lower 128 bits (H0 to H5 and P0 to P121) of the data in the CGMS Type B data registers. The result is output with the remaining 128 bits to form the complete 134 bits of the CGMS Type B data. The calculation of the CRC sequence is based on the polynomial $x^6 + x + 1$ with a preset value of 111111. If ED/HD CGMS Type B CRC is disabled, all 134 bits (H0 to H5 and P0 to P127) are output directly from the CGMS Type B registers (CRC must be calculated by the user manually). Figure 92. Standard Definition CGMS Waveform Figure 93. Enhanced Definition (525p) CGMS Waveform Figure 94. Enhanced Definition (625p) CGMS Waveform Figure 95. High Definition (720p) CGMS Waveform Figure 96. High Definition (1080i) CGMS Waveform Figure 97. Enhanced Definition (525p) CGMS Type B Waveform Figure 98. High Definition (720p and 1080i) CGMS Type B Waveform # SD WIDE SCREEN SIGNALING # Subaddress 0x99, Subaddress 0x9A, Subaddress 0x9B The ADV7344 supports wide screen signaling (WSS) conforming to the ETSI 300 294 standard. WSS data is transmitted on Line 23. WSS data can be transmitted when the device is configured in PAL mode. The WSS data is 14 bits long. The function of each of these bits is shown in Table 61. The WSS data is preceded by a run-in sequence and a start code (see Figure 99). The latter portion of Line 23 (after 42.5 $\mu$ s from the falling edge of $\overline{HSYNC}$ ) is available for the insertion of video. WSS data transmission on Line 23 can be enabled using Subaddress 0x99, Bit 7. It is possible to blank the WSS portion of Line 23 with Subaddress 0xA1, Bit 7. Table 61. Function of WSS | Bit Number | | | | | | | | | | | | | | | | |--------------------------------|----|----|----|----|---|---|---|---|---|---|---|---|---|---|------------------------------------| | Bit Description | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Setting | | Aspect Ratio, Format, Position | | | | | | | | | | | 1 | 0 | 0 | 0 | 4:3, full format, N/A | | | | | | | | | | | | | 0 | 0 | 0 | 1 | 14:9, letterbox, center | | | | | | | | | | | | | 0 | 0 | 1 | 0 | 14:9, letterbox, top | | | | | | | | | | | | | 1 | 0 | 1 | 1 | 16:9, letterbox, center | | | | | | | | | | | | | 0 | 1 | 0 | 0 | 16:9, letterbox, top | | | | | | | | | | | | | 1 | 1 | 0 | 1 | >16:9, letterbox, center | | | | | | | | | | | | | 1 | 1 | 1 | 0 | 14:9, full format, center | | | | | | | | | | | | | 0 | 1 | 1 | 1 | 16:0, N/A, N/A | | Mode | | | | | | | | | | 0 | | | | | Camera mode | | | | | | | | | | | | 1 | | | | | Film mode | | Color Encoding | | | | | | | | | 0 | | | | | | Normal PAL | | | | | | | | | | | 1 | | | | | | Motion Adaptive ColorPlus | | Helper Signals | | | | | | | | 0 | | | | | | | Not present | | | | | | | | | | 1 | | | | | | | Present | | Reserved | | | | | | | 0 | | | | | | | | N/A | | Teletext Subtitles | | | | | | 0 | | | | | | | | | No | | | | | | | | 1 | | | | | | | | | Yes | | Open Subtitles | | | | 0 | 0 | | | | | | | | | | No | | | | | | 0 | 1 | | | | | | | | | | Subtitles in active image area | | | | | | 1 | 0 | | | | | | | | | | Subtitles out of active image area | | | | | | 1 | 1 | | | | | | | | | | Reserved | | Surround Sound | | | 0 | | | | | | | | | | | | No | | | | | 1 | | | | | | | | | | | | Yes | | Copyright | | 0 | | | | | | | | | | | | | No copyright asserted or unknown | | | | 1 | | | | | | | | | | | | | Copyright asserted | | Copy Protection | 0 | | | | | | | | | | | | | | Copying not restricted | | | 1 | | | | | | | | | | | | | | Copying restricted | Figure 99. WSS Waveform Diagram # SD CLOSED CAPTIONING #### Subaddress 0x91 to Subaddress 0x94 The ADV7344 supports closed captioning conforming to the standard television synchronizing waveform for color transmission. Closed captioning is transmitted during the blanked active line time of Line 21 of the odd fields and Line 284 of the even fields. Closed captioning consists of a seven-cycle sinusoidal burst that is frequency- and phase-locked to the caption data. After the clock run-in signal, the blanking level is held for two data bits and is followed by the Logic 1 start bit. Sixteen bits of data follow the start bit. These consist of two 8-bit bytes, seven data bits, and one odd parity bit. The data for these bytes is stored in the SD closed captioning registers (Subaddress 0x93 to Subaddress 0x94). The ADV7344 also supports the extended closed captioning operation, which is active during even fields and encoded on scan Line 284. The data for this operation is stored in the SD closed captioning registers (Subaddress 0x91 to Subaddress 0x92). The ADV7344 automatically generates all clock run-in signals and timing that support closed captioning on Line 21 and Line 284. All pixels inputs are ignored on Line 21 and Line 284 if closed captioning is enabled. The FCC Code of Federal Regulations (CFR) 47 Section 15.119 and EIA-608 describe the closed captioning information for Line 21 and Line 284. The ADV7344 uses a single buffering method. This means that the closed captioning buffer is only 1-byte deep. Therefore, there is no frame delay in outputting the closed captioning data, unlike other 2-byte deep buffering systems. The data must be loaded one line before it is output on Line 21 and Line 284. A typical implementation of this method is to use VSYNC to interrupt a microprocessor, which in turn loads the new data (two bytes) in every field. If no new data is required for transmission, 0s must be inserted in both data registers; this is called nulling. It is also important to load control codes, all of which are double bytes, on Line 21. Otherwise, a TV does not recognize them. If there is a message such as "Hello World" that has an odd number of characters, it is important to add a blank character at the end to make sure that the end-of-caption, 2-byte control code lands in the same field. Figure 100. SD Closed Captioning Waveform, NTSC # INTERNAL TEST PATTERN GENERATION SD TEST PATTERNS The ADV7344 is able to internally generate SD color bar and black bar test patterns. For this function, a 27 MHz clock signal must be applied to the CLKIN\_A pin. The register settings in Table 62 are used to generate an SD NTSC 75% color bar test pattern. CVBS output is available on DAC 4, S-Video (Y-C) output is on DAC 5 and DAC 6, and YPrPb output is on DAC 1 to DAC 3. On power-up, the subcarrier frequency registers default to the appropriate values for NTSC. All other registers are set as normal/default. Table 62. SD NTSC Color Bar Test Pattern Register Writes | Subaddress | Setting | |------------|---------| | 0x00 | 0xFC | | 0x82 | 0xC9 | | 0x84 | 0x40 | To generate an SD NTSC black bar test pattern, the settings shown in Table 62 should be used with an additional write of 0x24 to Subaddress 0x02. For PAL output of either test pattern, the same settings are used, except that Subaddress 0x80 is programmed to 0x11, and the subcarrier frequency registers are programmed as shown in Table 63. Table 63. PAL F<sub>SC</sub> Register Writes | Subaddress | Description | Setting | |------------|-------------------|---------| | 0x8C | F <sub>SC</sub> 0 | 0xCB | | 0x8D | F <sub>sc</sub> 1 | 0x8A | | 0x8E | F <sub>SC</sub> 2 | 0x09 | | 0x8F | F <sub>SC</sub> 3 | 0x2A | Note that, when programming the $F_{SC}$ registers, the user must write the values in the sequence $F_{SC}0$ , $F_{SC}1$ , $F_{SC}2$ , $F_{SC}3$ . The full $F_{SC}$ value to be written is accepted only after the $F_{SC}3$ write is complete. #### **ED/HD TEST PATTERNS** The ADV7344 is able to internally generate ED/HD color bar, black bar, and hatch test patterns. For ED test patterns, a 27 MHz clock signal must be applied to the CLKIN\_A pin. For HD test patterns, a 74.25 MHz clock signal must be applied to the CLKIN\_A pin. The register settings in Table 64 are used to generate an ED 525p hatch test pattern. YPrPb output is available on DAC 1 to DAC 3. All other registers are set as normal/default. Table 64. ED 525p Hatch Test Pattern Register Writes | Subaddress | Setting | |------------|---------| | 0x00 | 0x1C | | 0x01 | 0x10 | | 0x31 | 0x05 | To generate an ED 525p black bar test pattern, the settings shown in Table 64 should be used with an additional write of 0x24 to Subaddress 0x02. To generate an ED 525p flat field test pattern, the settings shown in Table 64 should be used, except that 0x0D should be written to Subaddress 0x31. The Y, Cr, and Cb levels for the hatch and flat field test patterns can be controlled using Subaddress 0x36, Subaddress 0x37, and Subaddress 0x38, respectively. For ED/HD standards other than 525p, the settings shown in Table 64 (and subsequent comments) are used, except that Subaddress 0x30, Bits[7:3] are updated as appropriate. # **SD TIMING** # Mode 0 (CCIR-656)—Slave Option (Subaddress 0x8A = XXXXX000) The ADV7344 is controlled by the SAV (start of active video) and EAV (end of active video) time codes embedded in the pixel data. All timing information is transmitted using a 4-byte synchronization pattern. A synchronization pattern is sent immediately before and after each line during active picture and retrace. If the $\overline{S_{VSYNC}}$ and $\overline{S_{HSYNC}}$ pins are not used, they should be tied to $V_{DD_{LO}}$ during this mode. Figure 101. SD Slave Mode 0 # Mode 0 (CCIR-656)—Master Option (Subaddress 0x8A = X X X X X 0 0 1) The ADV7344 generates H and F signals required for the SAV and EAV time codes in the CCIR656 standard. The H bit is output on $\overline{S_{-}HSYNC}$ and the F bit is output on $\overline{S_{-}VSYNC}$ . Figure 102. SD Master Mode 0, NTSC Figure 104. SD Master Mode 0, Data Transitions # Mode 1—Slave Option (Subaddress 0x8A = X X X X X 0 1 0) In this mode, the ADV7344 accepts horizontal sync and odd/even field signals. When $\overline{HSYNC}$ is low, a transition of the field input indicates a new frame, that is, vertical retrace. The ADV7344 automatically blanks all normally blank lines as required by the CCIR-624 standard. $\overline{HSYNC}$ and $\overline{FIELD}$ are input on the $\overline{S_HSYNC}$ and $\overline{S_VSYNC}$ pins, respectively. Figure 105. SD Slave Mode 1, NTSC Figure 106. SD Slave Mode 1, PAL # Mode 1—Master Option (Subaddress 0x8A = XXXXX 0 1 1) In this mode, the ADV7344 can generate horizontal sync and odd/even field signals. When $\overline{HSYNC}$ is low, a transition of the field input indicates a new frame, that is, vertical retrace. The ADV7344 automatically blanks all normally blank lines as required by the CCIR-624 standard. Pixel data is latched on the rising clock edge following the timing signal transitions. $\overline{HSYNC}$ and $\overline{FIELD}$ are output on the $\overline{FIELD}$ are output on the $\overline{FIELD}$ pins, respectively. Figure 107. SD Timing Mode 1, Odd/Even Field Transitions (Master/Slave) # Mode 2— Slave Option (Subaddress 0x8A = X X X X X 1 0 0) In this mode, the ADV7344 accepts horizontal and vertical sync signals. A coincident low transition of both $\overline{HSYNC}$ and $\overline{VSYNC}$ inputs indicates the start of an odd field. A $\overline{VSYNC}$ low transition when $\overline{HSYNC}$ is high indicates the start of an even field. The ADV7344 automatically blanks all normally blank lines as required by the CCIR-624 standard. $\overline{HSYNC}$ and $\overline{VSYNC}$ are input on the $\overline{S_HSYNC}$ and $\overline{S_VSYNC}$ pins, respectively. Figure 108. SD Slave Mode 2, NTSC rigure ros. 35 slave mode 2,17 # Mode 2—Master Option (Subaddress 0x8A = X X X X X 1 0 1) In this mode, the ADV7344 can generate horizontal and vertical sync signals. A coincident low transition of both $\overline{\rm HSYNC}$ and $\overline{\rm VSYNC}$ inputs indicates the start of an odd field. A $\overline{\rm VSYNC}$ low transition when $\overline{\rm HSYNC}$ is high indicates the start of an even field. The ADV7344 automatically blanks all normally blank lines as required by the CCIR-624 standard. $\overline{\rm HSYNC}$ and $\overline{\rm VSYNC}$ are output on the $\overline{\rm S_HSYNC}$ and $\overline{\rm S_VSYNC}$ pins, respectively. Figure 110. SD Timing Mode 2, Even-to-Odd Field Transition (Master/Slave) Figure 111. SD Timing Mode 2, Odd-to-Even Field Transition (Master/Slave) # Mode 3—Master/Slave Option (Subaddress 0x8A = X X X X X 1 1 0 or X X X X X 1 1 1) In this mode, the ADV7344 accepts or generates horizontal sync and odd/even field signals. When $\overline{HSYNC}$ is high, a transition of the field input indicates a new frame, that is, vertical retrace. The ADV7344 automatically blanks all normally blank lines as required by the CCIR-624 standard. $\overline{HSYNC}$ and $\overline{VSYNC}$ are output in master mode and input in slave mode on the $\overline{S_{VSYNC}}$ and $\overline{S_{VSYNC}}$ pins, respectively. Figure 112. SD Timing Mode 3, NTSC Figure 113. SD Timing Mode 3, PAL # **ADV7344** # **HD TIMING** # **VIDEO OUTPUT LEVELS** # SD YPrPb OUTPUT LEVELS—SMPTE/EBU N10 Pattern: 100% Color Bars # **ADV7344** #### **ED/HD YPRPB OUTPUT LEVELS** Figure 121. EIA-770.2 Standard Output Signals (525p/625p) Figure 122. EIA-770.1 Standard Output Signals (525p/625p) Figure 123. EIA-770.3 Standard Output Signals (1080i/720p) Figure 124. Output Levels for Full Input Selection # **SD/ED/HD RGB OUTPUT LEVELS** # Pattern: 100%/75% Color Bars Figure 125. SD/ED RGB Output Levels—RGB Sync Disabled Figure 126. SD/ED RGB Output Levels—RGB Sync Enabled Figure 127. HD RGB Output Levels—RGB Sync Disabled Figure 128. HD RGB Output Levels—RGB Sync Enabled #### **SD OUTPUT PLOTS** Figure 129. NTSC Color Bars (75%) APL = 44.3% PRECISION MODE OFF 525 LINE NTSC NO FILTERING SYNCHRONOUS SYNC = SOURCE SLOW CLAMP TO 0.00V AT 6.72µs FRAMES SELECTED 1, 2 Figure 130. NTSC Luma Figure 131. NTSC Chroma NOISE REDUCTION: 0.00dB APL = 39.1% 625 LINE NTSC NO FILTERING SLOW CLAMP TO 0.00 AT 6.72µs PRECISION MODE OFF SYNCHRONOUS SOUND-IN-SYNC OFF FRAMES SELECTED 1, 2, 3, 4 Figure 132. PAL Color Bars (75%) APL NEEDS SYNC SOURCE. NO BUNCH SIGNAL 625 LINE PAL NO FILTERING SLOW CLAMP TO 0.00 AT 6.72µs SYNCHRONOUS SOUND-IN-SYNC OFF FRAMES SELECTED 1 Figure 133. PAL Luma Figure 134. PAL Chroma # **VIDEO STANDARDS** FVH\* = FVH AND PARITY BITS SAV/EAV: LINE 1 TO 562: F = 0 SAV/EAV: LINE 563 TO 1125: F = 1 SAV/EAV: LINE 1 TO 20; 561 TO 583; 1124 TO 1125: V = 1 SAV/EAV: LINE 1 TO 560; 584 TO 1123: V = 0 FOR A FRAME RATE OF 30Hz: 40 SAMPLES FOR A FRAME RATE OF 25Hz: 480 SAMPLES Figure 135. EAV/SAV Input Data Timing Diagram (SMPTE 274M) Figure 136. EAV/SAV Input Data Timing Diagram (SMPTE 293M) # **CONFIGURATION SCRIPTS** The scripts listed in the following pages can be used to configure the ADV7344 for basic operation. Certain features are enabled by default. If required for a specific application, additional features can be enabled. Table 65 lists the scripts available for SD modes of operation. Similarly, Table 86 and Table 113 list the scripts available for ED and HD modes of operation, respectively. For all scripts, only the necessary register writes are included. All other registers are assumed to have their default values. # **STANDARD DEFINITION** **Table 65. SD Configuration Scripts** | Input Format | Input Data Width <sup>1</sup> | Synchronization Format | Input Color Space | Output Color Space | Table Number | |----------------|-------------------------------|------------------------|-------------------|--------------------|--------------| | 525i (NTSC) | 10-bit SDR | EAV/SAV | YCrCb | YPrPb and CVBS/Y-C | Table 66 | | 525i (NTSC) | 10-bit SDR | HSYNC/VSYNC | YCrCb | YPrPb and CVBS/Y-C | Table 67 | | 525i (NTSC) | 10-bit SDR | EAV/SAV | YCrCb | RGB and CVBS/Y-C | Table 68 | | 525i (NTSC) | 10-bit SDR | HSYNC/VSYNC | YCrCb | RGB and CVBS/Y-C | Table 69 | | 525i (NTSC) | 20-bit SDR | HSYNC/VSYNC | YCrCb | YPrPb and CVBS/Y-C | Table 70 | | 525i (NTSC) | 20-bit SDR | HSYNC/VSYNC | YCrCb | RGB and CVBS/Y-C | Table 71 | | 525i (NTSC) | 30-bit SDR | HSYNC/VSYNC | RGB | YPrPb and CVBS/Y-C | Table 72 | | 525i (NTSC) | 30-bit SDR | HSYNC/VSYNC | RGB | RGB and CVBS/Y-C | Table 73 | | NTSC Sq. Pixel | 10-bit SDR | EAV/SAV | YCrCb | CVBS/Y-C (S-Video) | Table 74 | | NTSC Sq. Pixel | 30-bit SDR | HSYNC/VSYNC | RGB | CVBS/Y-C (S-Video) | Table 75 | | 625i (PAL) | 10-bit SDR | EAV/SAV | YCrCb | YPrPb and CVBS/Y-C | Table 76 | | 625i (PAL) | 10-bit SDR | HSYNC/VSYNC | YCrCb | YPrPb and CVBS/Y-C | Table 77 | | 625i (PAL) | 10-bit SDR | EAV/SAV | YCrCb | RGB and CVBS/Y-C | Table 78 | | 625i (PAL) | 10-bit SDR | HSYNC/VSYNC | YCrCb | RGB and CVBS/Y-C | Table 79 | | 625i (PAL) | 20-bit SDR | HSYNC/VSYNC | YCrCb | YPrPb and CVBS/Y-C | Table 80 | | 625i (PAL) | 20-bit SDR | HSYNC/VSYNC | YCrCb | RGB and CVBS/Y-C | Table 81 | | 625i (PAL) | 30-bit SDR | HSYNC/VSYNC | RGB | YPrPb and CVBS/Y-C | Table 82 | | 625i (PAL) | 30-bit SDR | HSYNC/VSYNC | RGB | RGB and CVBS/Y-C | Table 83 | | PAL Sq. Pixel | 10-bit SDR | EAV/SAV | YCrCb | CVBS/Y-C (S-Video) | Table 84 | | PAL Sq. Pixel | 30-bit SDR | HSYNC/VSYNC | RGB | CVBS/Y-C (S-Video) | Table 85 | <sup>&</sup>lt;sup>1</sup> SDR = single data rate Table 66. 10-Bit 525i YCrCb In (EAV/SAV), YPrPb and CVBS/Y-C Out | Subaddress | Setting | Description | | | |------------|---------|--------------------------------------------------------------------------------------------------------------------------|--|--| | 0x17 | 0x02 | Software reset. | | | | 0x00 | 0xFC | All DACs enabled. PLL enabled (16×). | | | | 0x01 | 0x00 | SD input mode. | | | | 0x80 | 0x10 | NTSC standard. SSAF luma filter enabled. 1.3 MHz chroma filter enabled. | | | | 0x82 | 0xC9 | Pixel data valid. YPrPb and CVBS/Y-C out. SSAF PrPb filter enabled. Active video edge control enabled. Pedestal enabled. | | | | 0x88 | 0x10 | 10-bit input enabled. | | | Table 67. 10-Bit 525i YCrCb In, YPrPb and CVBS/Y-C Out | Subaddress | Setting | Description | |------------|---------|--------------------------------------------------------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0xFC | All DACs enabled. PLL enabled (16×). | | 0x01 | 0x00 | SD input mode. | | 0x80 | 0x10 | NTSC standard. SSAF luma filter enabled. 1.3 MHz chroma filter enabled. | | 0x82 | 0xC9 | Pixel data valid. YPrPb and CVBS/Y-C out. SSAF PrPb filter enabled. Active video edge control enabled. Pedestal enabled. | | 0x88 | 0x10 | 10-bit input enabled. | | 0x8A | 0x0C | Timing Mode 2 (slave). HSYNC/VSYNC synchronization. | # **ADV7344** # Table 68. 10-Bit 525i YCrCb In (EAV/SAV), RGB and CVBS/Y-C Out | Subaddress | Setting | Description | |------------|---------|------------------------------------------------------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0xFC | All DACs enabled. PLL enabled (16×). | | 0x01 | 0x00 | SD input mode. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x80 | 0x10 | NTSC standard. SSAF luma filter enabled. 1.3 MHz chroma filter enabled. | | 0x82 | 0xC9 | Pixel data valid. RGB and CVBS/Y-C out. SSAF PrPb filter enabled. Active video edge control enabled. Pedestal enabled. | | 0x88 | 0x10 | 10-bit input enabled. | # Table 69. 10-Bit 525i YCrCb In, RGB and CVBS/Y-C Out | - | | • | |------------|---------|------------------------------------------------------------------------------------------------------------------------| | Subaddress | Setting | Description | | 0x17 | 0x02 | Software reset. | | 0x00 | 0xFC | All DACs enabled. PLL enabled (16×). | | 0x01 | 0x00 | SD input mode. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x80 | 0x10 | NTSC standard. SSAF luma filter enabled. 1.3 MHz chroma filter enabled. | | 0x82 | 0xC9 | Pixel data valid. RGB and CVBS/Y-C out. SSAF PrPb filter enabled. Active video edge control enabled. Pedestal enabled. | | 0x88 | 0x10 | 10-bit input enabled. | | 0x8A | 0x0C | Timing Mode 2 (slave). HSYNC/VSYNC synchronization. | # Table 70. 20-Bit 525i YCrCb In, YPrPb and CVBS/Y-C Out | Subaddress | Setting | Description | |------------|---------|--------------------------------------------------------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0xFC | All DACs enabled. PLL enabled (16×). | | 0x01 | 0x00 | SD input mode. | | 0x80 | 0x10 | NTSC standard. SSAF luma filter enabled. 1.3 MHz chroma filter enabled. | | 0x82 | 0xC9 | Pixel data valid. YPrPb and CVBS/Y-C out. SSAF PrPb filter enabled. Active video edge control enabled. Pedestal enabled. | | 0x88 | 0x18 | 20-bit input enabled. | | 0x8A | 0x0C | Timing Mode 2 (slave). HSYNC/VSYNC synchronization. | | | | | # Table 71. 20-Bit 525i YCrCb In, RGB and CVBS/Y-C Out | Subaddress | Setting | Description | |------------|---------|------------------------------------------------------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset | | 0x00 | 0xFC | All DACs enabled. PLL enabled (16×). | | 0x01 | 0x00 | SD input mode. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x80 | 0x10 | NTSC standard. SSAF luma filter enabled. 1.3 MHz chroma filter enabled. | | 0x82 | 0xC9 | Pixel data valid. RGB and CVBS/Y-C out. SSAF PrPb filter enabled. Active video edge control enabled. Pedestal enabled. | | 0x88 | 0x18 | 20-bit input enabled. | | 0x8A | 0x0C | Timing Mode 2 (slave). HSYNC/VSYNC synchronization. | # Table 72. 30-Bit 525i RGB In, YPrPb and CVBS/Y-C Out | Subaddress | Setting | Description | |------------|---------|--------------------------------------------------------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0xFC | All DACs enabled. PLL enabled (16×). | | 0x01 | 0x00 | SD input mode. | | 0x80 | 0x10 | NTSC standard. SSAF luma filter enabled. 1.3 MHz chroma filter enabled. | | 0x82 | 0xC9 | Pixel data valid. YPrPb and CVBS/Y-C out. SSAF PrPb filter enabled. Active video edge control enabled. Pedestal enabled. | | 0x87 | 0x80 | RGB input enabled. | | 0x88 | 0x10 | 10-bit input enabled ( $10 \times 3 = 30$ -bit). | | 0x8A | 0x0C | Timing Mode 2 (slave). HSYNC/VSYNC synchronization. | # Table 73. 30-Bit 525i RGB In, RGB and CVBS/Y-C Out | Subaddress | Setting | Description | |------------|---------|------------------------------------------------------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0xFC | All DACs enabled. PLL enabled (16×). | | 0x01 | 0x00 | SD input mode. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x80 | 0x10 | NTSC standard. SSAF luma filter enabled. 1.3 MHz chroma filter enabled. | | 0x82 | 0xC9 | Pixel data valid. RGB and CVBS/Y-C out. SSAF PrPb filter enabled. Active video edge control enabled. Pedestal enabled. | | 0x87 | 0x80 | RGB input enabled. | | 0x88 | 0x10 | 10-bit input enabled ( $10 \times 3 = 30$ -bit). | | 0x8A | 0x0C | Timing Mode 2 (slave). HSYNC/VSYNC synchronization. | Table 74. 10-Bit NTSC Square Pixel YCrCb In (EAV/SAV), CVBS/Y-C Out | Subaddress | Setting | Description | |------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset | | 0x00 | 0x1C | All DACs enabled. PLL enabled (16×). | | 0x01 | 0x00 | SD input mode. | | 0x80 | 0x10 | NTSC standard. SSAF luma filter enabled. 1.3 MHz chroma filter enabled. | | 0x82 | 0xDB | Pixel data valid. CVBS/Y-C (S-Video)<br>out. SSAF PrPb filter enabled. Active<br>video edge control enabled. Pedestal<br>enabled. Square pixel mode enabled. | | 0x88 | 0x10 | 10-bit YCbCr input enabled. | | 0x8C | 0x55 | Subcarrier Frequency Register values | | 0x8D | 0x55 | for CVBS and/or S-Video (Y-C) output in | | 0x8E | 0x55 | NTSC square pixel mode (24.5454 MHz input clock). | | 0x8F | 0x25 | input clock). | # Table 75. 30-Bit NTSC Square Pixel RGB In, CVBS/Y-C Out | Subaddress | Setting | Description | |------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (16×). | | 0x01 | 0x00 | SD input mode. | | 0x80 | 0x10 | NTSC standard. SSAF luma filter enabled. 1.3 MHz chroma filter enabled. | | 0x82 | 0xDB | Pixel data valid. CVBS/Y-C (S-Video) out.<br>SSAF PrPb filter enabled. Active video<br>edge control enabled. Pedestal<br>enabled. Square pixel mode enabled. | | 0x87 | 0x80 | RGB input enabled. | | 0x88 | 0x10 | 30-bit RGB input enabled. | | 0x8A | 0x0C | Timing Mode 2 (slave). HSYNC/VSYNC synchronization. | | 0x8C | 0x55 | Subcarrier Frequency Register values | | 0x8D | 0x55 | for CVBS and/or S-Video (Y-C) output in | | 0x8E | 0x55 | NTSC Square pixel mode (24.5454 MHz input clock). | | 0x8F | 0x25 | input clocky. | # Table 76. 10-Bit 625i YCrCb In (EAV/SAV), YPrPb and CVBS/Y-C Out $\,$ | Subaddress | Setting | Description | |------------|---------|--------------------------------------------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0xFC | All DACs enabled. PLL enabled (16×). | | 0x01 | 0x00 | SD input mode. | | 0x80 | 0x11 | PAL standard. SSAF luma filter enabled.<br>1.3 MHz chroma filter enabled. | | 0x82 | 0xC1 | Pixel data valid. YPrPb and CVBS/Y-C<br>out. SSAF PrPb filter enabled. Active<br>video edge control enabled. | | 0x88 | 0x10 | 10-bit input enabled. | # Table 77. 10-Bit 625i YCrCb In, YPrPb and CVBS/Y-C Out | Subaddress | Setting | Description | |------------|---------|--------------------------------------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0xFC | All DACs enabled. PLL enabled (16×). | | 0x01 | 0x00 | SD input mode. | | 0x80 | 0x11 | PAL standard. SSAF luma filter enabled.<br>1.3 MHz chroma filter enabled. | | 0x82 | 0xC1 | Pixel data valid. YPrPb and CVBS/Y-C out. SSAF PrPb filter enabled. Active video edge control enabled. | | 0x88 | 0x10 | 10-bit input enabled. | | 0x8A | 0x0C | Timing Mode 2 (slave). HSYNC/VSYNC synchronization. | # Table 78. 10-Bit 625i YCrCb In (EAV/SAV), RGB and CVBS/Y-C Out | Cooler dalace | C - 44' | Dan animation | |---------------|---------|------------------------------------------------------------------------------------------------------------| | Subaddress | Setting | Description | | 0x17 | 0x02 | Software reset. | | 0x00 | 0xFC | All DACs enabled. PLL enabled (16×). | | 0x01 | 0x00 | SD input mode. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x80 | 0x11 | PAL standard. SSAF luma filter enabled.<br>1.3 MHz chroma filter enabled. | | 0x82 | 0xC1 | Pixel data valid. RGB and CVBS/Y-C<br>out. SSAF PrPb filter enabled. Active<br>video edge control enabled. | | 0x88 | 0x10 | 10-bit input enabled. | # Table 79. 10-Bit 625i YCrCb In, RGB and CVBS/Y-C Out | - | | · | |------------|---------|------------------------------------------------------------------------------------------------------------| | Subaddress | Setting | Description | | 0x17 | 0x02 | Software reset. | | 0x00 | 0xFC | All DACs enabled. PLL enabled (16×). | | 0x01 | 0x00 | SD input mode. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x80 | 0x11 | PAL standard. SSAF luma filter enabled.<br>1.3 MHz chroma filter enabled. | | 0x82 | 0xC1 | Pixel data valid. RGB and CVBS/Y-C<br>out. SSAF PrPb filter enabled. Active<br>video edge control enabled. | | 0x88 | 0x10 | 10-bit input enabled. | | 0x8A | 0x0C | Timing Mode 2 (slave). HSYNC/VSYNC synchronization. | Table 80. 20-Bit 625i YCrCb In, YPrPb and CVBS/Y-C Out | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | | |-----------------------------------------|---------|--------------------------------------------------------------------------------------------------------------| | Subaddress | Setting | Description | | 0x17 | 0x02 | Software reset. | | 0x00 | 0xFC | All DACs enabled. PLL enabled (16×). | | 0x01 | 0x00 | SD input mode. | | 0x80 | 0x11 | PAL standard. SSAF luma filter enabled.<br>1.3 MHz chroma filter enabled. | | 0x82 | 0xC1 | Pixel data valid. YPrPb and CVBS/Y-C<br>out. SSAF PrPb filter enabled. Active<br>video edge control enabled. | | 0x88 | 0x18 | 20-bit input enabled. | | 0x8A | 0x0C | Timing Mode 2 (slave). HSYNC/VSYNC synchronization. | # Table 81. 20-Bit 625i YCrCb In, RGB and CVBS/Y-C Out | Subaddress | Setting | Description | |------------|---------|------------------------------------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0xFC | All DACs enabled. PLL enabled (16×). | | 0x01 | 0x00 | SD input mode. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x80 | 0x11 | PAL standard. SSAF luma filter enabled.<br>1.3 MHz chroma filter enabled. | | 0x82 | 0xC1 | Pixel data valid. RGB and CVBS/Y-C out. SSAF PrPb filter enabled. Active video edge control enabled. | | 0x88 | 0x18 | 20-bit input enabled. | | 0x8A | 0x0C | Timing Mode 2 (slave). HSYNC/VSYNC synchronization. | # Table 82. 30-Bit 625i RGB In, YPrPb and CVBS/Y-C Out | Subaddress | Setting | Description | |------------|---------|--------------------------------------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0xFC | All DACs enabled. PLL enabled (16×). | | 0x01 | 0x00 | SD input mode. | | 0x80 | 0x11 | PAL standard. SSAF luma filter enabled.<br>1.3 MHz chroma filter enabled. | | 0x82 | 0xC1 | Pixel data valid. YPrPb and CVBS/Y-C out. SSAF PrPb filter enabled. Active video edge control enabled. | | 0x87 | 0x80 | RGB input enabled. | | 0x88 | 0x10 | 10-bit input enabled ( $10 \times 3 = 30$ -bit). | | 0x8A | 0x0C | Timing Mode 2 (slave). HSYNC/VSYNC synchronization. | Table 83. 30-Bit 625i RGB In, RGB and CVBS/Y-C Out | Subaddress | Setting | Description | |------------|---------|------------------------------------------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0xFC | All DACs enabled. PLL enabled (16×). | | 0x01 | 0x00 | SD input mode. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x80 | 0x11 | PAL standard. SSAF luma filter enabled.<br>1.3 MHz chroma filter enabled. | | 0x82 | 0xC1 | Pixel data valid. RGB and CVBS/Y-C<br>out. SSAF PrPb filter enabled. Active<br>video edge control enabled. | | 0x87 | 0x80 | RGB input enabled. | | 0x88 | 0x10 | 10-bit input enabled ( $10 \times 3 = 30$ -bit). | | 0x8A | 0x0C | Timing Mode 2 (slave). HSYNC/VSYNC synchronization. | Table 84. 10-Bit PAL Square Pixel YCrCb In (EAV/SAV), CVBS/Y-C Out | Subaddress | Setting | Description | |------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (16×). | | 0x01 | 0x00 | SD input mode. | | 0x80 | 0x11 | PAL standard. SSAF luma filter enabled.<br>1.3 MHz chroma filter enabled. | | 0x82 | 0xD3 | Pixel data valid. CVBS/Y-C (S-Video)<br>out. SSAF PrPb filter enabled. Active<br>video edge control enabled. Square<br>pixel mode enabled. | | 0x88 | 0x10 | 10-bit YCbCr input enabled. | | 0x8C | 0x0C | Subcarrier Frequency Register values | | 0x8D | 0x8C | for CVBS and/or S-Video (Y-C) output | | 0x8E | 0x79 | in PAL square pixel mode (29.5 MHz input clock). | | 0x8F | 0x26 | input clock). | # Table 85. 30-Bit PAL Square Pixel RGB In, CVBS/Y-C Out | Subaddress | Setting | Description | |------------|---------|-----------------------------------------------------------------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (16×). | | 0x01 | 0x00 | SD input mode. | | 0x80 | 0x11 | PAL standard. SSAF luma filter enabled.<br>1.3 MHz chroma filter enabled. | | 0x82 | 0xD3 | Pixel data valid. CVBS/Y-C (S-Video) out. SSAF PrPb filter enabled. Active video edge control enabled. Square pixel mode enabled. | | 0x87 | 0x80 | RGB input enabled. | | 0x88 | 0x10 | 30-bit RGB input enabled. | | 0x8A | 0x0C | Timing Mode 2 (slave). HSYNC/VSYNC synchronization. | | 0x8C | 0x0C | Subcarrier Frequency Register values | | 0x8D | 0x8C | for CVBS and/or S-Video (Y-C) output | | 0x8E | 0x79 | in PAL square pixel mode (29.5 MHz input clock). | | 0x8F | 0x26 | input clocky. | # **ENHANCED DEFINITION** **Table 86. ED Configuration Scripts** | Input Format | Input Data Width <sup>1</sup> | Synchronization Format | Input Color Space | Output Color Space | Table Number | |------------------|-------------------------------|------------------------|-------------------|--------------------|--------------| | 525p at 59.94 Hz | 10-bit DDR | EAV/SAV | YCrCb | YPrPb | Table 87 | | 525p at 59.94 Hz | 10-bit DDR | HSYNC/VSYNC | YCrCb | YPrPb | Table 88 | | 525p at 59.94 Hz | 10-bit DDR | EAV/SAV | YCrCb | RGB | Table 89 | | 525p at 59.94 Hz | 10-bit DDR | HSYNC/VSYNC | YCrCb | RGB | Table 90 | | 525p at 59.94 Hz | 20-bit SDR | EAV/SAV | YCrCb | YPrPb | Table 91 | | 525p at 59.94 Hz | 20-bit SDR | HSYNC/VSYNC | YCrCb | YPrPb | Table 92 | | 525p at 59.94 Hz | 20-bit SDR | EAV/SAV | YCrCb | RGB | Table 93 | | 525p at 59.94 Hz | 20-bit SDR | HSYNC/VSYNC | YCrCb | RGB | Table 94 | | 525p at 59.94 Hz | 30-bit SDR | EAV/SAV | YCrCb | YPrPb | Table 95 | | 525p at 59.94 Hz | 30-bit SDR | HSYNC/VSYNC | YCrCb | YPrPb | Table 96 | | 525p at 59.94 Hz | 30-bit SDR | EAV/SAV | YCrCb | RGB | Table 97 | | 525p at 59.94 Hz | 30-bit SDR | HSYNC/VSYNC | YCrCb | RGB | Table 98 | | 525p at 59.94 Hz | 30-bit SDR | HSYNC/VSYNC | RGB | RGB | Table 99 | | 625p at 50 Hz | 10-bit DDR | EAV/SAV | YCrCb | YPrPb | Table 100 | | 625p at 50 Hz | 10-bit DDR | HSYNC/VSYNC | YCrCb | YPrPb | Table 101 | | 625p at 50 Hz | 10-bit DDR | EAV/SAV | YCrCb | RGB | Table 102 | | 625p at 50 Hz | 10-bit DDR | HSYNC/VSYNC | YCrCb | RGB | Table 103 | | 625p at 50 Hz | 20-bit SDR | EAV/SAV | YCrCb | YPrPb | Table 104 | | 625p at 50 Hz | 20-bit SDR | HSYNC/VSYNC | YCrCb | YPrPb | Table 105 | | 625p at 50 Hz | 20-bit SDR | EAV/SAV | YCrCb | RGB | Table 106 | | 625p at 50 Hz | 20-bit SDR | HSYNC/VSYNC | YCrCb | RGB | Table 107 | | 625p at 50 Hz | 30-bit SDR | EAV/SAV | YCrCb | YPrPb | Table 108 | | 625p at 50 Hz | 30-bit SDR | HSYNC/VSYNC | YCrCb | YPrPb | Table 109 | | 625p at 50 Hz | 30-bit SDR | EAV/SAV | YCrCb | RGB | Table 110 | | 625p at 50 Hz | 30-bit SDR | HSYNC/VSYNC | YCrCb | RGB | Table 111 | | 625p at 50 Hz | 30-Bit SDR | HSYNC/VSYNC | RGB | RGB | Table 112 | $<sup>^{1}</sup>$ SDR = single data rate. DDR = dual data rate. Table 87. 10-Bit 525p YCrCb In (EAV/SAV), YPrPb Out | Subaddress | Setting | Description | |------------|---------|--------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (8×). | | 0x01 | 0x20 | ED-DDR input mode. Luma data clocked on falling edge of CLKIN. | | 0x30 | 0x04 | 525p at 59.94 Hz. EAV/SAV synchro-<br>nization. EIA-770.2 output levels. | | 0x31 | 0x01 | Pixel data valid. | | 0x33 | 0x6C | 10-bit input enabled. | Table 88. 10-Bit 525p YCrCb In, YPrPb Out | Setting | Description | |---------|-------------------------------------------------------------------------------| | 0x02 | Software reset. | | 0x1C | All DACs enabled. PLL enabled ( $8\times$ ). | | 0x20 | ED-DDR input mode. Luma data clocked on falling edge of CLKIN. | | 0x00 | 525p at 59.94 Hz. HSYNC/VSYNC<br>synchronization. EIA-770.2 output<br>levels. | | 0x01 | Pixel data valid. | | 0x6C | 10-bit input enabled. | | | 0x02<br>0x1C<br>0x20<br>0x00 | Table 89. 10-Bit 525p YCrCb In (EAV/SAV), RGB Out | Subaddress | Setting | Description | |------------|---------|--------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled ( $8\times$ ). | | 0x01 | 0x20 | ED-DDR input mode. Luma data clocked on falling edge of CLKIN. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x30 | 0x04 | 525p at 59.94 Hz. EAV/SAV synchro-<br>nization. EIA-770.2 output levels. | | 0x31 | 0x01 | Pixel data valid. | | 0x33 | 0x6C | 10-bit input enabled. | ### Table 90. 10-Bit 525p YCrCb In, RGB Out | , , , , , , , , , , , , , , , , , , | | | |-------------------------------------|---------|-------------------------------------------------------------------------------| | Subaddress | Setting | Description | | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (8×). | | 0x01 | 0x20 | ED-DDR input mode. Luma data clocked on falling edge of CLKIN. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x30 | 0x00 | 525p at 59.94 Hz. HSYNC/VSYNC<br>synchronization. EIA-770.2 output<br>levels. | | 0x31 | 0x01 | Pixel data valid. | | 0x33 | 0x6C | 10-bit input enabled. | | | | | # Table 91. 20-Bit 525p YCrCb In (EAV/SAV), YPrPb Out | Subaddress | Setting | Description | |------------|---------|--------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (8×). | | 0x01 | 0x10 | ED-SDR input mode. | | 0x30 | 0x04 | 525p at 59.94 Hz. EAV/SAV synchroni-<br>zation. EIA-770.2 output levels. | | 0x31 | 0x01 | Pixel data valid. | | 0x33 | 0x6C | 10-bit input enabled ( $10 \times 2 = 20$ -bit). | # Table 92. 20-Bit 525p YCrCb In, YPrPb Out | Subaddress | Setting | Description | |------------|---------|--------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (8×). | | 0x01 | 0x10 | ED-SDR input mode. | | 0x30 | 0x00 | 525p at 59.94 Hz. HSYNC/VSYNC synch- | | | | ronization. EIA-770.2 output levels. | | 0x31 | 0x01 | Pixel data valid. | | 0x33 | 0x6C | 10-bit input enabled ( $10 \times 2 = 20$ -bit). | # Table 93. 20-Bit 525p YCrCb In (EAV/SAV), RGB Out | Subaddress | Setting | Description | |------------|---------|---------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled ( $8\times$ ). | | 0x01 | 0x10 | ED-SDR input mode. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x30 | 0x04 | 525p at 59.94 Hz. EAV/SAV synchronization. EIA-770.2 output levels. | | 0x31 | 0x01 | Pixel data valid. | | 0x33 | 0x6C | 10-bit input enabled ( $10 \times 2 = 20$ -bit). | # Table 94. 20-Bit 525p YCrCb In, RGB Out | Subaddress | Setting | Description | |-----------------------------|---------|--------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (8×). | | 0x01 | 0x10 | ED-SDR input mode. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x30 | 0x00 | 525p at 59.94 Hz. HSYNC/VSYNC synchronization. EIA-770.2 output levels. | | 0x31 | 0x01 | Pixel data valid. | | 0x33 | 0x6C | 10-bit input enabled ( $10 \times 2 = 20$ -bit). | | Table 95. 30-Bit 525p YCrCb | | CrCb In (EAV/SAV), YPrPb Out | | Subaddress | Setting | Description | | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (8×). | | 0x01 | 0x10 | ED-SDR input mode. | | 0x30 | 0x04 | 525p at 59.94 Hz. EAV/SAV synchronization. EIA-770.2 output levels. | | 0x31 | 0x01 | Pixel data valid. | | 0x33 | 0x2C | 4:4:4 input data. 10-bit input enabled $(10 \times 3 = 30\text{-bit})$ . | # Table 96. 30-Bit 525p YCrCb In, YPrPb Out | Subaddress | Setting | Description | |------------|---------|----------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (8×). | | 0x01 | 0x10 | ED-SDR input mode. | | 0x30 | 0x00 | 525p at 59.94 Hz. HSYNC/VSYNC synch- | | | | ronization. EIA-770.2 output levels. | | 0x31 | 0x01 | Pixel data valid. | | 0x33 | 0x2C | 4:4:4 input data. 10-bit input enabled | | | | $(10 \times 3 = 30-bit).$ | Table 97. 30-Bit 525p YCrCb In (EAV/SAV), RGB Out | Subaddress | Setting | Description | |------------|---------|--------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (8×). | | 0x01 | 0x10 | ED-SDR input mode. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x30 | 0x04 | 525p at 59.94 Hz. EAV/SAV synchronization. EIA-770.2 output levels. | | 0x31 | 0x01 | Pixel data valid. | | 0x33 | 0x2C | 4:4:4 input data. 10-bit input enabled $(10 \times 3 = 30\text{-bit})$ . | # Table 98. 30-Bit 525p YCrCb In, RGB Out | Subaddress | Setting | Description | |------------|---------|--------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (8×). | | 0x01 | 0x10 | ED-SDR input mode. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x30 | 0x00 | 525p at 59.94 Hz. HSYNC/VSYNC synchronization. EIA-770.2 output levels. | | 0x31 | 0x01 | Pixel data valid. | | 0x33 | 0x2C | 4:4:4 input data. 10-bit input enabled $(10 \times 3 = 30\text{-bit})$ . | # Table 99. 30-Bit 525p RGB In, RGB Out | Subaddress | Setting | Description | |------------|---------|--------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (8×). | | 0x01 | 0x10 | ED-SDR input mode. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x30 | 0x00 | 525p at 59.94 Hz. HSYNC/VSYNC synchronization. EIA-770.2 output levels. | | 0x31 | 0x01 | Pixel data valid. | | 0x33 | 0x2C | 4:4:4 input data. 10-bit input enabled $(10 \times 3 = 30\text{-bit})$ . | | 0x35 | 0x02 | RGB input enabled. | # Table 100. 10-Bit 625p YCrCb In (EAV/SAV), YPrPb Out | <u> </u> | | | |------------|---------|------------------------------------------------------------------| | Subaddress | Setting | Description | | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (8×). | | 0x01 | 0x20 | ED-DDR input mode. Luma data clocked on falling edge of CLKIN. | | 0x30 | 0x1C | 625p at 50 Hz. EAV/SAV synchronization. EIA-770.2 output levels. | | 0x31 | 0x01 | Pixel data valid. | | 0x33 | 0x6C | 10-bit input enabled. | | | | | # Table 101. 10-Bit 625p YCrCb In, YPrPb Out | Subaddress | Setting | Description | |------------|---------|----------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (8×). | | 0x01 | 0x20 | ED-DDR input mode. Luma data clocked on falling edge of CLKIN. | | 0x30 | 0x18 | 625p at 50 Hz. HSYNC/VSYNC<br>synchronization. EIA-770.2 output<br>levels. | | 0x31 | 0x01 | Pixel data valid. | | 0x33 | 0x6C | 10-bit input enabled. | | | | | # Table 102. 10-Bit 625p YCrCb In (EAV/SAV), RGB Out | Subaddress | Setting | Description | |------------|---------|------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (8×). | | 0x01 | 0x20 | ED-DDR input mode. Luma data clocked on falling edge of CLKIN. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x30 | 0x1C | 625p at 50 Hz. EAV/SAV synchronization. EIA-770.2 output levels. | | 0x31 | 0x01 | Pixel data valid. | | 0x33 | 0x6C | 10-bit input enabled. | # Table 103. 10-Bit 625p YCrCb In, RGB Out | 140k 103. 10 Dk 023p 1 Greb 113, KGB Out | | | |------------------------------------------|---------|----------------------------------------------------------------------------| | Subaddress | Setting | Description | | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (8×). | | 0x01 | 0x20 | ED-DDR input mode. Luma data clocked on falling edge of CLKIN. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x30 | 0x18 | 625p at 50 Hz. HSYNC/VSYNC<br>synchronization. EIA-770.2 output<br>levels. | | 0x31 | 0x01 | Pixel data valid. | | 0x33 | 0x6C | 10-bit input enabled. | # Table 104. 20-Bit 625p YCrCb In (EAV/SAV), YPrPb Out | Subaddress | Setting | Description | |------------|---------|-----------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (8×). | | 0x01 | 0x10 | ED-SDR input mode. | | 0x30 | 0x1C | 625p at 50 Hz. EAV/SAV synchroni-<br>zation. EIA-770.2 output levels. | | 0x31 | 0x01 | Pixel data valid. | | 0x33 | 0x6C | 10-bit input enabled ( $10 \times 2 = 20$ -bit). | # Table 105. 20-Bit 625p YCrCb In, YPrPb Out | Subaddress | Setting | Description | |------------|---------|--------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (8×). | | 0x01 | 0x10 | ED-SDR input mode. | | 0x30 | 0x18 | 625p at 50 Hz. HSYNC/VSYNC synch- | | | | ronization. EIA-770.2 output levels. | | 0x31 | 0x01 | Pixel data valid. | | 0x33 | 0x6C | 10-bit input enabled ( $10 \times 2 = 20$ -bit). | # Table 106. 20-Bit 625p YCrCb In (EAV/SAV), RGB Out | Subaddress | Setting | Description | |------------|---------|------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (8×). | | 0x01 | 0x10 | ED-SDR input mode. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x30 | 0x1C | 625p at 50 Hz. EAV/SAV synchronization. EIA-770.2 output levels. | | 0x31 | 0x01 | Pixel data valid. | | 0x33 | 0x6C | 10-bit input enabled ( $10 \times 2 = 20$ -bit). | | | | | #### Table 107. 20-Bit 625p YCrCb In, RGB Out | Subaddress | Setting | Description | |------------|---------|----------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled ( $8\times$ ). | | 0x01 | 0x10 | ED-SDR input mode. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x30 | 0x18 | 625p at 50 Hz. HSYNC/VSYNC synchronization. EIA-770.2 output levels. | | 0x31 | 0x01 | Pixel data valid. | | 0x33 | 0x6C | 10-bit input enabled ( $10 \times 2 = 20$ -bit). | # Table 108. 30-Bit 625p YCrCb In (EAV/SAV), YPrPb Out | Subaddress | Setting | Description | |------------|---------|--------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (8×). | | 0x01 | 0x10 | ED-SDR input mode. | | 0x30 | 0x1C | 625p at 50 Hz. EAV/SAV synchronization. EIA-770.2 output levels. | | 0x31 | 0x01 | Pixel data valid. | | 0x33 | 0x2C | 4:4:4 input data. 10-bit input enabled $(10 \times 3 = 30\text{-bit})$ . | # Table 109. 30-Bit 625p YCrCb In, YPrPb Out | Subaddress | Setting | Description | |------------|---------|--------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (8×). | | 0x01 | 0x10 | ED-SDR input mode. | | 0x30 | 0x18 | 625p at 50 Hz. HSYNC/VSYNC synch- | | | | ronization. EIA-770.2 output levels. | | 0x31 | 0x01 | Pixel data valid. | | 0x33 | 0x2C | 4:4:4 input data. 10-bit input enabled $(10 \times 3 = 30\text{-bit})$ . | # Table 110. 30-Bit 625p YCrCb In (EAV/SAV), RGB Out | | · · · · · · · · · · · · · · · · · · · | | | | |------------|---------------------------------------|--------------------------------------------------------------------------|--|--| | Subaddress | Setting | Description | | | | 0x17 | 0x02 | Software reset. | | | | 0x00 | 0x1C | All DACs enabled. PLL enabled (8×). | | | | 0x01 | 0x10 | ED-SDR input mode. | | | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | | | 0x30 | 0x1C | 625p at 50 Hz. EAV/SAV synchronization. EIA-770.2 output levels. | | | | 0x31 | 0x01 | Pixel data valid. | | | | 0x33 | 0x2C | 4:4:4 input data. 10-bit input enabled $(10 \times 3 = 30\text{-bit})$ . | | | # Table 111. 30-Bit 625p YCrCb In, RGB Out | 1 ' | | | | |------------|---------|--------------------------------------------------------------------------|--| | Subaddress | Setting | Description | | | 0x17 | 0x02 | Software reset. | | | 0x00 | 0x1C | All DACs enabled. PLL enabled (8×). | | | 0x01 | 0x10 | ED-SDR input mode. | | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | | 0x30 | 0x18 | 625p at 50 Hz. HSYNC/VSYNC synchronization. EIA-770.2 output levels. | | | 0x31 | 0x01 | Pixel data valid. | | | 0x33 | 0x2C | 4:4:4 input data. 10-bit input enabled $(10 \times 3 = 30\text{-bit})$ . | | # Table 112. 30-Bit 625p RGB In, RGB Out | Subaddress | Setting | Description | |------------|---------|--------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (8×). | | 0x01 | 0x10 | ED-SDR input mode. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x30 | 0x18 | 625p at 50 Hz. HSYNC/VSYNC synchronization. EIA-770.2 output levels. | | 0x31 | 0x01 | Pixel data valid. | | 0x33 | 0x2C | 4:4:4 input data. 10-bit input enabled $(10 \times 3 = 30\text{-bit})$ . | | 0x35 | 0x02 | RGB input enabled. | # **HIGH DEFINITION** **Table 113. HD Configuration Scripts** | Input Format | Input Data Width <sup>1</sup> | Synchronization Format | Input Color Space | Output Color Space | Table Number | |-------------------------|-------------------------------|------------------------|-------------------|--------------------|--------------| | 720p at 60 Hz/59.94 Hz | 10-bit DDR | EAV/SAV | YCrCb | YPrPb | Table 114 | | 720p at 60 Hz/59.94 Hz | 10-bit DDR | HSYNC/VSYNC | YCrCb | YPrPb | Table 115 | | 720p at 60 Hz/59.94 Hz | 10-bit DDR | EAV/SAV | YCrCb | RGB | Table 116 | | 720p at 60 Hz/59.94 Hz | 10-bit DDR | HSYNC/VSYNC | YCrCb | RGB | Table 117 | | 720p at 60 Hz/59.94 Hz | 20-bit SDR | EAV/SAV | YCrCb | YPrPb | Table 118 | | 720p at 60 Hz/59.94 Hz | 20-bit SDR | HSYNC/VSYNC | YCrCb | YPrPb | Table 119 | | 720p at 60 Hz/59.94 Hz | 20-bit SDR | EAV/SAV | YCrCb | RGB | Table 120 | | 720p at 60 Hz/59.94 Hz | 20-bit SDR | HSYNC/VSYNC | YCrCb | RGB | Table 121 | | 720p at 60 Hz/59.94 Hz | 30-bit SDR | EAV/SAV | YCrCb | YPrPb | Table 122 | | 720p at 60 Hz/59.94 Hz | 30-bit SDR | HSYNC/VSYNC | YCrCb | YPrPb | Table 123 | | 720p at 60 Hz/59.94 Hz | 30-bit SDR | EAV/SAV | YCrCb | RGB | Table 124 | | 720p at 60 Hz/59.94 Hz | 30-bit SDR | HSYNC/VSYNC | YCrCb | RGB | Table 125 | | 720p at 60 Hz/59.94 Hz | 30-bit SDR | HSYNC/VSYNC | RGB | RGB | Table 126 | | 1080i at 30 Hz/29.97 Hz | 10-bit DDR | EAV/SAV | YCrCb | YPrPb | Table 127 | | 1080i at 30 Hz/29.97 Hz | 10-bit DDR | HSYNC/VSYNC | YCrCb | YPrPb | Table 128 | | 1080i at 30 Hz/29.97 Hz | 10-bit DDR | EAV/SAV | YCrCb | RGB | Table 129 | | 1080i at 30 Hz/29.97 Hz | 10-bit DDR | HSYNC/VSYNC | YCrCb | RGB | Table 130 | | 1080i at 30 Hz/29.97 Hz | 20-bit SDR | EAV/SAV | YCrCb | YPrPb | Table 131 | | 1080i at 30 Hz/29.97 Hz | 20-bit SDR | HSYNC/VSYNC | YCrCb | YPrPb | Table 132 | | 1080i at 30 Hz/29.97 Hz | 20-bit SDR | EAV/SAV | YCrCb | RGB | Table 133 | | 1080i at 30 Hz/29.97 Hz | 20-bit SDR | HSYNC/VSYNC | YCrCb | RGB | Table 134 | | 1080i at 30 Hz/29.97 Hz | 30-bit SDR | EAV/SAV | YCrCb | YPrPb | Table 135 | | 1080i at 30 Hz/29.97 Hz | 30-bit SDR | HSYNC/VSYNC | YCrCb | YPrPb | Table 136 | | 1080i at 30 Hz/29.97 Hz | 30-bit SDR | EAV/SAV | YCrCb | RGB | Table 137 | | 1080i at 30 Hz/29.97 Hz | 30-bit SDR | HSYNC/VSYNC | YCrCb | RGB | Table 138 | | 1080i at 30 Hz/29.97 Hz | 30-bit SDR | HSYNC/VSYNC | RGB | RGB | Table 139 | <sup>&</sup>lt;sup>1</sup> SDR = single data rate. DDR = dual data rate. Table 114. 10-Bit 720p YCrCb In (EAV/SAV), YPrPb Out | Subaddress | Setting | Description | |------------|---------|---------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (4×). | | 0x01 | 0x20 | HD-DDR input mode. Luma data clocked on falling edge of CLKIN. | | 0x30 | 0x2C | 720p at 60 Hz/59.94 Hz. EAV/SAV synchronization. EIA-770.3 output levels. | | 0x31 | 0x01 | Pixel data valid. 4× oversampling. | | 0x33 | 0x6C | 10-bit input enabled. | Table 115. 10-Bit 720p YCrCb In, YPrPb Out | Subaddress | Setting | Description | |------------|---------|-------------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled $(4\times)$ . | | 0x01 | 0x20 | HD-DDR input mode. Luma data clocked on falling edge of CLKIN. | | 0x30 | 0x28 | 720p at 60 Hz/59.94 Hz. HSYNC/VSYNC synchronization. EIA-770.3 output levels. | | 0x31 | 0x01 | Pixel data valid. 4× oversampling. | | 0x33 | 0x6C | 10-bit input enabled. | Table 116. 10-Bit 720p YCrCb In (EAV/SAV), RGB Out | Subaddress | Setting | Description | |------------|---------|---------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (4×). | | 0x01 | 0x20 | HD-DDR input mode. Luma data clocked on falling edge of CLKIN. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x30 | 0x2C | 720p at 60 Hz/59.94 Hz. EAV/SAV synchronization. EIA-770.3 output levels. | | 0x31 | 0x01 | Pixel data valid. 4× oversampling. | | 0x33 | 0x6C | 10-bit input enabled. | ### Table 117. 10-Bit 720p YCrCb In, RGB Out | Culaddua Cattlan Daradatian | | | |-----------------------------|---------|-------------------------------------------------------------------------------| | Subaddress | Setting | Description | | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled ( $4\times$ ). | | 0x01 | 0x20 | HD-DDR input mode. Luma data clocked on falling edge of CLKIN. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x30 | 0x28 | 720p at 60 Hz/59.94 Hz. HSYNC/VSYNC synchronization. EIA-770.3 output levels. | | 0x31 | 0x01 | Pixel data valid. 4× oversampling. | | 0x33 | 0x6C | 10-bit input enabled. | # Table 118. 20-Bit 720p YCrCb In (EAV/SAV), YPrPb Out | Subaddress | Setting | Description | |------------|---------|--------------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled $(4\times)$ . | | 0x01 | 0x10 | HD-SDR input mode. | | 0x30 | 0x2C | 720p at 60 Hz/59.94 Hz. EAV/SAV syn-<br>chronization. EIA-770.3 output levels. | | 0x31 | 0x01 | Pixel data valid. 4× oversampling. | | 0x33 | 0x6C | 10-bit input enabled ( $10 \times 2 = 20$ -bit). | # Table 119. 20-Bit 720p YCrCb In, YPrPb Out | Subaddress | Setting | Description | | |------------|---------|--------------------------------------------------|--| | 0x17 | 0x02 | Software reset. | | | 0x00 | 0x1C | All DACs enabled. PLL enabled $(4\times)$ . | | | 0x01 | 0x10 | HD-SDR input mode. | | | 0x30 | 0x28 | 720p at 60 Hz/59.94 Hz. HSYNC/VSYNC | | | | | synchronization. EIA-770.3 output levels. | | | 0x31 | 0x01 | Pixel data valid. 4× oversampling. | | | 0x33 | 0x6C | 10-bit input enabled ( $10 \times 2 = 20$ -bit). | | # Table 120. 20-Bit 720p YCrCb In (EAV/SAV), RGB Out | Subaddress | Setting | Description | |------------|---------|---------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled ( $4\times$ ). | | 0x01 | 0x10 | HD-SDR input mode. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x30 | 0x2C | 720p at 60 Hz/59.94 Hz. EAV/SAV synchronization. EIA-770.3 output levels. | | 0x31 | 0x01 | Pixel data valid. 4× oversampling. | | 0x33 | 0x6C | 10-bit input enabled ( $10 \times 2 = 20$ -bit). | # Table 121. 20-Bit 720p YCrCb In, RGB Out | | 1 ' | | | | |------------|---------|-------------------------------------------------------------------------------|--|--| | Subaddress | Setting | Description | | | | 0x17 | 0x02 | Software reset. | | | | 0x00 | 0x1C | All DACs enabled. PLL enabled $(4\times)$ . | | | | 0x01 | 0x10 | HD-SDR input mode. | | | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | | | 0x30 | 0x28 | 720p at 60 Hz/59.94 Hz. HSYNC/VSYNC synchronization. EIA-770.3 output levels. | | | | 0x31 | 0x01 | Pixel data valid. 4× oversampling. | | | | 0x33 | 0x6C | 10-bit input enabled ( $10 \times 2 = 20$ -bit). | | | | | | | | | # Table 122. 30-Bit 720p YCrCb In (EAV/SAV), YPrPb Out | Subaddress | Setting | Description | |------------|---------|---------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (4×). | | 0x01 | 0x10 | HD-SDR input mode. | | 0x30 | 0x2C | 720p at 60 Hz/59.94 Hz. EAV/SAV synchronization. EIA-770.3 output levels. | | 0x31 | 0x01 | Pixel data valid. 4× oversampling. | | 0x33 | 0x2C | 4:4:4 input data. 10-bit input enabled $(10 \times 3 = 30\text{-bit})$ . | # Table 123. 30-Bit 720p YCrCb In, YPrPb Out | n | |---------------------------------| | | | eset. | | nabled. PLL enabled (4×). | | out mode. | | Hz/59.94 Hz. HSYNC/VSYNC | | ation. EIA-770.3 output levels. | | alid. 4× oversampling. | | data. 10-bit input enabled | | 0-bit). | | | Table 124. 30-Bit 720p YCrCb In (EAV/SAV), RGB Out | Subaddress | Setting | Description | |------------|---------|---------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (4×). | | 0x01 | 0x10 | HD-SDR input mode. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x30 | 0x2C | 720p at 60 Hz/59.94 Hz. EAV/SAV synchronization. EIA-770.3 output levels. | | 0x31 | 0x01 | Pixel data valid. 4× oversampling. | | 0x33 | 0x2C | 4:4:4 input data. 10-bit input enabled $(10 \times 3 = 30\text{-bit})$ . | ### Table 125. 30-Bit 720p YCrCb In, RGB Out | Subaddress | Setting | Description | |------------|---------|-------------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled $(4\times)$ . | | 0x01 | 0x10 | HD-SDR input mode. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x30 | 0x28 | 720p at 60 Hz/59.94 Hz. HSYNC/VSYNC synchronization. EIA-770.3 output levels. | | 0x31 | 0x01 | Pixel data valid. 4× oversampling. | | 0x33 | 0x2C | 4:4:4 input data. 10-bit input enabled $(10 \times 3 = 30\text{-bit})$ . | # Table 126. 30-Bit 720p RGB In, RGB Out | Subaddress | Setting | Description | |------------|---------|-------------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled $(4\times)$ . | | 0x01 | 0x10 | HD-SDR input mode. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x30 | 0x28 | 720p at 60 Hz/59.94 Hz. HSYNC/VSYNC synchronization. EIA-770.3 output levels. | | 0x31 | 0x01 | Pixel data valid. 4× oversampling. | | 0x33 | 0x2C | 4:4:4 input data. 10-bit input enabled $(10 \times 3 = 30\text{-bit})$ . | | 0x35 | 0x02 | RGB input enabled. | # Table 127. 10-Bit 1080i YCrCb In (EAV/SAV), YPrPb Out | Subaddress | Setting | Description | |------------|---------|----------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (4×). | | 0x01 | 0x20 | HD-DDR input mode. Luma data clocked on falling edge of CLKIN. | | 0x30 | 0x6C | 1080i at 30 Hz/29.97 Hz. EAV/SAV synchronization. EIA-770.3 output levels. | | 0x31 | 0x01 | Pixel data valid. 4× oversampling. | | 0x33 | 0x6C | 10-bit input enabled. | # Table 128. 10-Bit 1080i YCrCb In, YPrPb Out | Subaddress | Setting | Description | |------------|---------|---------------------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (4×). | | 0x01 | 0x20 | HD-DDR input mode. Luma data clocked on falling edge of CLKIN. | | 0x30 | 0x68 | 1080i at 30 Hz/29.97 Hz. HSYNC/<br>VSYNC synchronization. EIA-770.3<br>output levels. | | 0x31 | 0x01 | Pixel data valid. 4× oversampling. | | 0x33 | 0x6C | 10-bit input enabled. | # Table 129. 10-Bit 1080i YCrCb In (EAV/SAV), RGB Out | Subaddress | Setting | Description | |------------|---------|---------------------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (4×). | | 0x01 | 0x20 | HD-DDR input mode. Luma data clocked on falling edge of CLKIN. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x30 | 0x6C | 1080i at 30 Hz/29.97 Hz. HSYNC/<br>VSYNC synchronization. EIA-770.3<br>output levels. | | 0x31 | 0x01 | Pixel data valid. 4× oversampling. | | 0x33 | 0x6C | 10-bit input enabled. | # Table 130. 10-Bit 1080i YCrCb In, RGB Out | Subaddress | Setting | Description | |------------|---------|----------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (4×). | | 0x01 | 0x20 | HD-DDR input mode. Luma data clocked on falling edge of CLKIN. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x30 | 0x68 | 1080i at 30 Hz/29.97 Hz. EAV/SAV synchronization. EIA-770.3 output levels. | | 0x31 | 0x01 | Pixel data valid. 4× oversampling. | | 0x33 | 0x6C | 10-bit input enabled. | | | • | • | # Table 131. 20-Bit 1080i YCrCb In (EAV/SAV), YPrPb Out | Subaddress | Setting | Description | |------------|---------|----------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (4×). | | 0x01 | 0x10 | HD-SDR input mode. | | 0x30 | 0x6C | 1080i at 30 Hz/29.97 Hz. EAV/SAV synchronization. EIA-770.3 output levels. | | 0x31 | 0x01 | Pixel data valid. 4× oversampling. | | 0x33 | 0x6C | 10-bit input enabled ( $10 \times 2 = 20$ -bit). | # **ADV7344** # Table 132. 20-Bit 1080i YCrCb In, YPrPb Out | Subaddress | Setting | Description | |------------|---------|--------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled $(4\times)$ . | | 0x01 | 0x10 | HD-SDR input mode. | | 0x30 | 0x68 | 1080i at 30 Hz/29.97 Hz. HSYNC/VSYNC | | | | synchronization. EIA-770.3 output levels. | | 0x31 | 0x01 | Pixel data valid. 4× oversampling. | | 0x33 | 0x6C | 10-bit input enabled ( $10 \times 2 = 20$ -bit). | # Table 133. 20-Bit 1080i YCrCb In (EAV/SAV), RGB Out | Subaddress | Setting | Description | |------------|---------|----------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled $(4\times)$ . | | 0x01 | 0x10 | HD-SDR input mode. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x30 | 0x6C | 1080i at 30 Hz/29.97 Hz. EAV/SAV synchronization. EIA-770.3 output levels. | | 0x31 | 0x01 | Pixel data valid. 4× oversampling. | | 0x33 | 0x6C | 10-bit input enabled ( $10 \times 2 = 20$ -bit). | | 0,00 | OXOC | To bit input chabica (To X 2 = 20 bit). | #### Table 134. 20-Bit 1080i YCrCb In, RGB Out | Subaddress | Setting | Description | |------------|---------|--------------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (4×). | | 0x01 | 0x10 | HD-SDR input mode. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x30 | 0x68 | 1080i at 30 Hz/29.97 Hz. HSYNC/VSYNC synchronization. EIA-770.3 output levels. | | 0x31 | 0x01 | Pixel data valid. 4× oversampling. | | 0x33 | 0x6C | 10-bit input enabled ( $10 \times 2 = 20$ -bit). | # Table 135. 30-Bit 1080i YCrCb In (EAV/SAV), YPrPb Out | Subaddress | Setting | Description | |------------|---------|----------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled $(4\times)$ . | | 0x01 | 0x10 | HD-SDR input mode. | | 0x30 | 0x6C | 1080i at 30 Hz/29.97 Hz. EAV/SAV synchronization. EIA-770.3 output levels. | | 0x31 | 0x01 | Pixel data valid. 4× oversampling. | | 0x33 | 0x2C | 4:4:4 input data. 10-bit input enabled $(10 \times 3 = 30\text{-bit})$ . | # Table 136. 30-Bit 1080i YCrCb In, YPrPb Out | Subaddress | Setting | Description | | |------------|---------|--------------------------------------------------------------------------|--| | 0x17 | 0x02 | Software reset. | | | 0x00 | 0x1C | All DACs enabled. PLL enabled (4×). | | | 0x01 | 0x10 | HD-SDR input mode. | | | 0x30 | 0x68 | 1080i at 30 Hz/29.97 Hz. HSYNC/VSYNC | | | | | synchronization. EIA-770.3 output levels. | | | 0x31 | 0x01 | Pixel data valid. 4× oversampling. | | | 0x33 | 0x2C | 4:4:4 input data. 10-bit input enabled $(10 \times 3 = 30\text{-bit})$ . | | # Table 137. 30-Bit 1080i YCrCb In (EAV/SAV), RGB Out | Subaddress | Setting | Description | |------------|---------|----------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled ( $4\times$ ). | | 0x01 | 0x10 | HD-SDR input mode. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x30 | 0x6C | 1080i at 30 Hz/29.97 Hz. EAV/SAV synchronization. EIA-770.3 output levels. | | 0x31 | 0x01 | Pixel data valid. 4× oversampling. | | 0x33 | 0x2C | 4:4:4 input data. 10-bit input enabled $(10 \times 3 = 30\text{-bit})$ . | # Table 138. 30-Bit 1080i YCrCb In, RGB Out | Subaddress | Setting | Description | |------------|---------|--------------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled (4×). | | 0x01 | 0x10 | HD-SDR input mode. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x30 | 0x68 | 1080i at 30 Hz/29.97 Hz. HSYNC/VSYNC synchronization. EIA-770.3 output levels. | | 0x31 | 0x01 | Pixel data valid. 4× oversampling. | | 0x33 | 0x2C | 4:4:4 input data. 10-bit input enabled $(10 \times 3 = 30\text{-bit})$ . | # Table 139. 30-Bit 1080i RGB In, RGB Out | Subaddress | Setting | Description | |------------|---------|--------------------------------------------------------------------------------| | 0x17 | 0x02 | Software reset. | | 0x00 | 0x1C | All DACs enabled. PLL enabled $(4\times)$ . | | 0x01 | 0x10 | HD-SDR input mode. | | 0x02 | 0x10 | RGB output enabled. RGB output sync enabled. | | 0x30 | 0x68 | 1080i at 30 Hz/29.97 Hz. HSYNC/VSYNC synchronization. EIA-770.3 output levels. | | 0x31 | 0x01 | Pixel data valid. 4× oversampling. | | 0x33 | 0x2C | 4:4:4 input data. 10-bit input enabled $(10 \times 3 = 30\text{-bit})$ . | | 0x35 | 0x02 | RGB input enabled. | # **OUTLINE DIMENSIONS** Figure 141. 64-Lead Low Profile Quad Flat Package [LQFP] (ST-64-2) Dimensions shown in millimeters # **ORDERING GUIDE** | Model | Temperature Range | Macrovision <sup>1</sup><br>Antitaping | Package Description | Package Option | |------------------------------|-------------------|----------------------------------------|----------------------------------------------|----------------| | ADV7344BSTZ <sup>2</sup> | −40°C to +85°C | Yes | 64-Lead Low Profile Quad Flat Package [LQFP] | ST-64-2 | | EVAL-ADV7344EBZ <sup>2</sup> | | Yes | Evaluation Platform | | <sup>1</sup> Macrovision-enabled ICs require the buyer to be an approved licensee (authorized buyer) of ICs that are able to output Macrovision Rev 7.1.L1-compliant video. <sup>&</sup>lt;sup>2</sup> Z = RoHS Compliant Part. **ADV7344** **NOTES** **ADV7344** # **NOTES** | ADV7344 | | | |---------|--|--| | NOTES | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Purchase of licensed $l^2C$ components of Analog Devices or one of its sublicensed Associated Companies conveys a license for the purchaser under the Philips $l^2C$ Patent Rights to use these components in an $l^2C$ system, provided that the system conforms to the $l^2C$ Standard Specification as defined by Philips.